Patents by Inventor Valerie Lines
Valerie Lines has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9196319Abstract: A system includes a voltage generator to produce a pre-charge voltage signal for pre-charging one or more signals in a memory circuit. The one or more signals can be data bus lines used to access memory. The voltage generator can include an input indicating whether the memory circuit is set to a power-saving mode. According to one embodiment, the input adjusts a magnitude of the pre-charge voltage signal produced by the voltage generator. Such an embodiment is useful over conventional methods because adjusting the pre-charge voltage can result in power savings. As an example, when in the power-saving mode, the voltage generator circuit can adjust the pre-charge voltage to a value that reduces an amount of leakage current associated with a pre-charge voltage. Reducing the leakage with respect to the pre-charge voltage means that the saved power can be used for other useful purposes.Type: GrantFiled: March 17, 2014Date of Patent: November 24, 2015Assignee: Conversant Intellectual Property Management Inc.Inventors: Valerie Lines, HakJune Oh
-
Publication number: 20140198587Abstract: A system includes a voltage generator to produce a pre-charge voltage signal for pre-charging one or more signals in a memory circuit. The one or more signals can be data bus lines used to access memory. The voltage generator can include an input indicating whether the memory circuit is set to a power-saving mode. According to one embodiment, the input adjusts a magnitude of the pre-charge voltage signal produced by the voltage generator. Such an embodiment is useful over conventional methods because adjusting the pre-charge voltage can result in power savings. As an example, when in the power-saving mode, the voltage generator circuit can adjust the pre-charge voltage to a value that reduces an amount of leakage current associated with a pre-charge voltage. Reducing the leakage with respect to the pre-charge voltage means that the saved power can be used for other useful purposes.Type: ApplicationFiled: March 17, 2014Publication date: July 17, 2014Applicant: Mosaid Technlogies IncorporatedInventors: Valerie Lines, HakJune Oh
-
Patent number: 8699288Abstract: A system includes a voltage generator to produce a pre-charge voltage signal for pre-charging one or more signals in a memory circuit. The one or more signals can be data bus lines used to access memory. The voltage generator can include an input indicating whether the memory circuit is set to a power-saving mode. According to one embodiment, the input adjusts a magnitude of the pre-charge voltage signal produced by the voltage generator. Such an embodiment is useful over conventional methods because adjusting the pre-charge voltage can result in power savings. As an example, when in the power-saving mode, the voltage generator circuit can adjust the pre-charge voltage to a value that reduces an amount of leakage current associated with a pre-charge voltage. Reducing the leakage with respect to the pre-charge voltage means that the saved power can be used for other useful purposes.Type: GrantFiled: August 30, 2012Date of Patent: April 15, 2014Assignee: Mosaid Technologies IncorporatedInventors: Valerie Lines, HakJune Oh
-
Patent number: 7382638Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. The circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.Type: GrantFiled: July 9, 2007Date of Patent: June 3, 2008Assignee: MOSAID Technologies IncorporatedInventors: Stanley Jeh-Chun Ma, Peter P. Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
-
Publication number: 20080054941Abstract: A level shifter circuit for converting a logic signal with logic ‘1’ and ‘0’ levels at first high and low supply voltage levels to a signal with second high and low supply voltage levels. In particular, the second high and low supply voltage levels are greater than the first high and low supply voltage levels. The disclosed level shifter is configured such that the size of the preceding logic gate and circuitry within the level shifter can be reduced, facilitating its layout in pitch-limited areas. The level shifter also includes circuitry to decouple the output pull-up and pull-down paths to further facilitate state transitions and reduce crowbar current consumption.Type: ApplicationFiled: October 31, 2007Publication date: March 6, 2008Applicant: MOSAID TECHNOLOGIES INCORPORATEDInventor: Valerie LINES
-
Publication number: 20070258277Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. The circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.Type: ApplicationFiled: July 9, 2007Publication date: November 8, 2007Inventors: Stanley Ma, Peter Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
-
Publication number: 20070201295Abstract: A memory architecture and circuits for minimizing current leakage in the memory array. Subdivisions of the memory array each have local power grids that can be selectively connected to power supplies, such that only an accessed subdivision will receive power to execute the memory access operation. The memory array can further include databuses which are precharged to one voltage during idle times and a second voltage during active read cycles, which reduces leakage current in datapath circuitry connected to the databuses within the memory array blocks.Type: ApplicationFiled: February 28, 2006Publication date: August 30, 2007Inventor: Valerie Lines
-
Publication number: 20070200611Abstract: A circuit for providing an output voltage for a DRAM word line which can be used to drive memory word lines which can be as high as 2Vdd. Transistors in a boosting circuit are fully switched, eliminating reduction of the boosting voltage by Vtn through the transistors. The boosting capacitors are charge by Vdd. A regulator detects conduction current of a replica of a memory cell access transistor, shutting off the boosting circuit clock oscillator when the correct voltage to operate the access transistor has been reached.Type: ApplicationFiled: February 2, 2007Publication date: August 30, 2007Inventors: Richard Foss, Peter Gillingham, Robert Harland, Valerie Lines
-
Publication number: 20070182450Abstract: A level shifter circuit for converting a logic signal with logic ‘1’ and ‘0’ levels at first high and low supply voltage levels to a signal with second high and low supply voltage levels. In particular, the second high and low supply voltage levels are greater than the first high and low supply voltage levels. The disclosed level shifter is configured such that the size of the preceding logic gate and circuitry within the level shifter can be reduced, facilitating its layout in pitch-limited areas. The level shifter also includes circuitry to decouple the output pull-up and pull-down paths to further facilitate state transitions and reduce crowbar current consumption.Type: ApplicationFiled: February 6, 2006Publication date: August 9, 2007Inventor: Valerie Lines
-
Patent number: 7251148Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. The circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.Type: GrantFiled: November 9, 2005Date of Patent: July 31, 2007Assignee: Mosaid Technologies IncorporatedInventors: Stanley Jeh-Chun Ma, Peter P. Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
-
Publication number: 20070025137Abstract: A circuit which accurately controls the word line (pass transistor gate) driving voltage to a voltage which is both controlled and is not significantly greater than is needed to drive the word line. The circuit eliminates the need for a double-boot-strapping circuit, and ensures that no voltages exceed that necessary to fully turn on a memory cell access transistor. Voltages in excess of that which would reduce reliability are avoided, and accurate driving voltages are obtained. A DRAM includes word lines, memory cells having enable inputs connected to the word lines, a gate receiving word line selecting signals at first logic levels Vss and Vdd, and for providing a select signal at levels Vss and Vdd, a high voltage supply source Vpp which is higher in voltage than Vdd, a circuit for translating the select signals at levels Vss and Vdd to levels Vss and Vpp and for applying it directly to the word lines whereby an above Vdd voltage level word line is achieved without the use of double boot-strap circuits.Type: ApplicationFiled: March 30, 2006Publication date: February 1, 2007Inventor: Valerie Lines
-
Publication number: 20060083041Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. The circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.Type: ApplicationFiled: November 9, 2005Publication date: April 20, 2006Inventors: Stanley Ma, Peter Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
-
Publication number: 20060028899Abstract: A circuit for providing an output voltage for a DRAM word line which can be used to drive memory word lines which can be as high as 2Vdd. Transistors in a boosting circuit are fully switched, eliminating reduction of the boosting voltage by Vtn through the transistors. The boosting capacitors are charge by Vdd. A regulator detects conduction current of a replica of a memory cell access transistor, shutting off the boosting circuit clock oscillator when the correct voltage to operate the access transistor has been reached.Type: ApplicationFiled: April 25, 2005Publication date: February 9, 2006Applicant: MOSAID Technologies IncorporatedInventors: Richard Foss, Peter Gillingham, Robert Harland, Valerie Lines
-
Patent number: 6987682Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. the circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.Type: GrantFiled: May 1, 2001Date of Patent: January 17, 2006Assignee: MOSAID Technologies IncorporatedInventors: Stanley Jeh-Chun Ma, Peter P. Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
-
Publication number: 20050018523Abstract: A circuit which accurately controls the word line (pass transistor gate) driving voltage to a voltage which is both controlled and is not significantly greater than is needed to drive the word line. The elements of the present invention eliminate the need for a double-boot-strapping circuit, and ensure that no voltages exceed that necessary to fully turn on a memory cell access transistor. Accordingly, voltages in excess of that which would reduce reliability are avoided, and accurate driving voltages are obtained.Type: ApplicationFiled: March 2, 2004Publication date: January 27, 2005Applicant: MOSAID Technologies, IncorporatedInventor: Valerie Lines
-
Publication number: 20030161194Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. the circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.Type: ApplicationFiled: March 10, 2003Publication date: August 28, 2003Inventors: Stanley Jeh-Chun Ma, Peter P Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
-
Patent number: 6483733Abstract: A dynamic content addressable memory (CAM) is disclosed. The dynamic content addressable memory includes at least two pairs of bitlines coupled to opposite sides of at least two sense amplifiers in an open bitline configuration. Each bitline of each pair of bitlines is coupled to one of the at least two sense amplifiers, and a plurality of ternary dynamic content addressable memory cells are coupled to each of the at least pairs of bitlines. Each ternary dynamic content addressable memory cell is also coupled to a pair of search lines, a matchline, a word line and a discharge line, and further stores two bites of data in stacked capacitor storage cells. The bitlines on either side of the sense amlifiers are of equal length, and the pair of searchlines are arranged parallel to the bitlines.Type: GrantFiled: October 17, 2001Date of Patent: November 19, 2002Assignee: Mosaid Technologies IncorporatedInventors: Valerie Lines, Peter B. Gillingham, Abdullah Ahmed, Tomasz Wojcicki
-
Publication number: 20020044475Abstract: A dynamic content addressable memory (CAM) cell is disclosed which is suitable for constructing relatively high-speed and large-capacity CAM arrays, having binary and ternary storage capability. The cell comprises a pair of storage devices, comparing means and a pair of memory access devices. In a compare operation, the comparing means couples a match line to a discharge line during a mismatch between a pair of complementary search bits carried on a pair of search lines and a pair of complementary data bits stored in the memory. In a read or write operation, the pair of access devices are activated by a word line to couple the storage capacitors to a pair of bit lines. A ‘0’ or a ‘1’ data bit is stored when the two storage capacitors carry complementary charges. A ‘don't care’ state is stored when both capacitors are discharged.Type: ApplicationFiled: October 17, 2001Publication date: April 18, 2002Inventors: Valerie Lines, Peter B. Gillingham, Abdullah Ahmed, Tomasz Wojcicki
-
Patent number: 6320777Abstract: A dynamic content addressable memory (CAM) cell is disclosed which is suitable for constructing relatively high-speed and large-capacity CAM arrays, having binary and ternary storage capability. The cell comprises a pair of storage devices, comparing means and a pair of memory access devices. In a compare operation, the comparing means couples a match line to a discharge line during a mismatch between a pair of complementary search bits carried on a pair of search lines and a pair of complementary data bits stored in the memory. In a read or write operation, the pair of access devices are activated by a word line to couple the storage capacitors to a pair of bit lines. A ‘0’ or a ‘1’ data bit is stored when the two storage capacitors carry complementary charges. A ‘don't care’ state is stored when both capacitors are discharged.Type: GrantFiled: March 23, 2000Date of Patent: November 20, 2001Assignee: Mosaid Technologies IncorporatedInventors: Valerie Lines, Peter B. Gillingham, Abdullah Ahmed, Tomasz Wojcicki
-
Patent number: 6134153Abstract: A bi-directional global data bus scheme for use in a random access memory which optimizes the performance of the data path for read and write operations while offering a uniform read and write frequency to the external processor or controller is presented. The system makes use of a dual local data bus structure which allows the column address to change on every clock cycle since the two parallel local data paths are activated on alternate clock cycles and therefore operate at half the nominal operating frequency. For the read operation, the global data buses operate differentially at the nominal operating frequency. For the write operation, the global data buses operate at half the nominal operating frequency with each global data bus of a complementary data bus pair being dedicated to either one or the other local data paths for every other clock cycle.Type: GrantFiled: July 29, 1999Date of Patent: October 17, 2000Assignees: Mosaid Technologies Incorporated, Oki Electric Industry Co. Ltd.Inventors: Valerie Lines, Cynthia Mar, Xiao Luo, Sampei Miyamoto