Patents by Inventor Vittorio Privitera

Vittorio Privitera has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250022967
    Abstract: A method for forming a graphene layer on a semiconductor substrate, a semiconductor diode utilizing the method for graphene layer formation, and an optoelectronic semiconductor device also utilizing the method for graphene layer formation are provided. An example method for disposing a graphene layer on a semiconductor substrate may include depositing a metal catalyst layer on a top surface of the semiconductor substrate and patterning the metal catalyst layer, such that one or more portions of the top surface of the semiconductor substrate are covered by one or more metal catalyst layer structures. The method may further include facilitating a graphene growth process on an exposed surface of the one or more metal catalyst layer structures, wherein the graphene growth process forms the graphene layer on the exposed surfaces of the one or more metal catalyst layer structures.
    Type: Application
    Filed: July 11, 2023
    Publication date: January 16, 2025
    Inventors: Giuseppe D'ARRIGO, Antonella SCIUTO, Vittorio PRIVITERA, Salvatore COFFA, Domenico Pierpaolo MELLO
  • Publication number: 20220259075
    Abstract: The disclosure relates to N-alkyl-D-glucamine based macroporous polymeric cryogels with three-dimensional structure and with interconnected pores, which are used for sequestering and/or removing toxic contaminants, such as toxic metalloids and/or toxic heavy metals, for example from water and/or soil and the method for the preparation of said -alkyl-D-glucamine based macroporous polymeric cryogels.
    Type: Application
    Filed: July 13, 2020
    Publication date: August 18, 2022
    Applicants: CONSIGLIO NAZIONALE DELLE RICERCHE, ALMA MATER STUDIORUM UNIVERSITA' DI BOLOGNA
    Inventors: Sabrina Carola CARROCCIO, Francesca CUNSOLO, Tommaso MECCA, Vittorio PRIVITERA, Martina USSIA, Daniele CARETTI, Stefano SCURTI
  • Publication number: 20020185677
    Abstract: An electronic power device is integrated on a semiconductor substrate having a first conductivity type, on which an epitaxial layer of the same conductivity type is grown. The power device comprises a power stage and a control stage, this latter enclosed in an isolated region having a second conductivity type. The power stage comprises a first buried area having the second conductivity type and a second buried area, partially overlapping the first buried area and having the first conductivity type. The control stage comprises a third buried area, having the second conductivity type, and a fourth buried area, partially overlapped to the third buried area and having the first conductivity type. Said first, second, third and fourth buried areas are formed in the epitaxial layers at a depth sufficient to allow the power stage and the control stage to be entirely formed in the epitaxial layer.
    Type: Application
    Filed: July 23, 2002
    Publication date: December 12, 2002
    Applicant: STMicroelectronics S.r.l.
    Inventors: Davide Patti, Francesco Priolo, Vittorio Privitera, Giorgia Franzo
  • Patent number: 6448125
    Abstract: An electronic power device is integrated on a substrate of semiconductor material having a first conductivity type, on which an epitaxial layer of the same type of conductivity is grown. The power device comprises a power stage PT and a control stage CT, this latter enclosed in an isolated region having a second type of conductivity type. The power stage PT comprises a first buried area having the second type of conductivity type and a second buried area, partially overlapping the first buried area and having the first conductivity type. The isolation region and the control stage CT comprise respectively a third buried area, having the second conductivity type, and a fourth buried area, partially overlapped to the third buried area and having the first conductivity type. Said first, second, third and fourth buried areas are formed in the epitaxial layers at a depth sufficient to allow the power stage PT and the control stage CT to be entirely formed in the epitaxial layers.
    Type: Grant
    Filed: January 27, 1999
    Date of Patent: September 10, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Davide Patti, Francesco Priolo, Vittorio Privitera, Giorgia Franzo