Patents by Inventor Wayne Andrew Genetti

Wayne Andrew Genetti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7103869
    Abstract: A method of fabricating an IC includes forming a test circuit in/on the wafer to electrically indicate that a correct mask set was used during a revision of the IC design during the manufacturing process. The readout of the circuit enables the manufacturer to immediately identify that an incorrect mask set was used, thereby preventing any improperly fabricated devices from being shipped to the customer. The test circuit may be located either in a primary device area or in the corridors between the devices (ICs). In either case, the test circuit includes a plurality of test devices, each test device corresponding to a version of the mask set in which at least one mast level modification has been made. In one embodiment the test devices are verification arrays, each array including a multiplicity of n electrical paths electrically connected in parallel with one another and extending across n of the N (n?N) structural levels of the wafer/IC (e.g., the poly, window and metal levels).
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: September 5, 2006
    Assignee: Agere Systems Inc.
    Inventors: Wayne Andrew Genetti, David George Sotak
  • Publication number: 20030177468
    Abstract: A method of fabricating an IC includes forming a test circuit in/on the wafer to electrically indicate that a correct mask set was used during a revision of the IC design during the manufacturing process. The readout of the circuit enables the manufacturer to immediately identify that an incorrect mask set was used, thereby preventing any improperly fabricated devices from being shipped to the customer. The test circuit may be located either in a primary device area or in the corridors between the devices (ICs). In either case, the test circuit includes a plurality of test devices, each test device corresponding to a version of the mask set in which at least one mast level modification has been made. In one embodiment the test devices are verification arrays, each array including a multiplicity of n electrical paths electrically connected in parallel with one another and extending across n of the N (n≦N) structural levels of the wafer/IC (e.g., the poly, window and metal levels).
    Type: Application
    Filed: December 11, 2002
    Publication date: September 18, 2003
    Inventors: Wayne Andrew Genetti, David George Sotak
  • Patent number: 6530074
    Abstract: A method of fabricating an IC includes forming a test circuit in/on the wafer to electrically indicate that a correct mask set was used during a revision of the IC design during the manufacturing process. The readout of the circuit enables the manufacturer to immediately identify that an incorrect mask set was used, thereby preventing any improperly fabricated devices from being shipped to the customer. The test circuit may be located either in a primary device area or in the corridors between the devices (ICs). In either case, the test circuit includes a plurality of test devices, each test device corresponding to a version of the mask set in which at least one mast level modification has been made. In one embodiment the test devices are verification arrays, each array including a multiplicity of n electrical paths electrically connected in parallel with one another and extending across n of the N (n≦N) structural levels of the wafer/IC (e.g., the poly, window and metal levels).
    Type: Grant
    Filed: March 17, 2000
    Date of Patent: March 4, 2003
    Assignee: Agere Systems Inc.
    Inventors: Wayne Andrew Genetti, David George Sotak