Patents by Inventor Yuhichiroh Murakami

Yuhichiroh Murakami has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10706803
    Abstract: Provided is a shift register circuit capable of preventing occurrence of malfunction caused by a threshold shift of a thin-film transistor due to an influence of external light. A unit circuit constituting each stage of the shift register circuit includes a plurality of thin-film transistors. The plurality of thin-film transistors are categorized into a first group (T2, T4, T9) whose on-off state is controlled at relatively high on-duty and a second group (T1, T3, T5, T6, T7, T8) whose on-off state is controlled at relatively low on-duty. In such a configuration, a light shielding film (LS) is provided only for the thin-film transistor included in one of the first group and the second group.
    Type: Grant
    Filed: May 18, 2016
    Date of Patent: July 7, 2020
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Shige Furuta, Takahiro Yamaguchi, Junichi Yamada, Hidekazu Yamanaka, Yasushi Sasaki, Yuhichiroh Murakami
  • Publication number: 20200168173
    Abstract: An active matrix substrate includes pixel lines disposed in a display area and connected to pixels, respectively, a signal input section for inputting a signal to the pixel lines, and connection lines connected to the signal input section and the pixel lines. The pixel lines include a short pixel line having a smaller line length than other pixel lines. The connection lines include a short pixel connection line connected to the short pixel line and other connection lines connected to the other pixel lines, one connection line of the short pixel connection line and the other connection lines includes a line resistance adjusting section that adjusts a line resistance of the one connection line according to an electric resistance of the pixel line connected to the one connection line.
    Type: Application
    Filed: November 21, 2019
    Publication date: May 28, 2020
    Inventors: Hiroyuki ADACHI, Shige FURUTA, Yuhichiroh MURAKAMI, Hidekazu YAMANAKA, Takahiro YAMAGUCHI, Kohei HOSOYACHI
  • Publication number: 20200126466
    Abstract: On a panel substrate, there are a wide region where the wiring pitch between gate bus lines is relatively wide and a narrow region where the wiring pitch between the gate bus lines is relatively narrow. A shift register operates based on a gate start pulse signal and gate clock signals whose pulse widths are set to N (N is an integer not less than two) times a length of one horizontal scan period. A generation period of a pulse of a gate clock signal that brings one gate bus line constituting a gate bus line pair (two adjacent gate bus lines) into a selected state and a generation period of a pulse of a gate clock signal that brings the other gate bus line constituting the gate bus line pair into the selected state overlap for at least one horizontal scanning period.
    Type: Application
    Filed: June 8, 2018
    Publication date: April 23, 2020
    Inventors: KOHEI HOSOYACHI, SHIGE FURUTA, HIDEKAZU YAMANAKA, YUHICHIROH MURAKAMI
  • Publication number: 20190331974
    Abstract: Regarding a variant-form display (typically, a display device having a shape in which a non-display region is provided between display regions), it achieves a narrower picture-frame than conventional displays. In a display device having a non-rectangular display region, sub gate drivers are provided in a region where bypass wiring lines are conventionally disposed, for example, as follows. In a display device having a right-angled U-shaped display region having two projecting portions (a left projecting portion and a right projecting portion, a sub gate driver for driving some gate bus lines disposed in the left projecting portion is provided, in a region in a recessed portion, in a vicinity of the left projecting portion, and a sub gate driver for driving some gate bus lines disposed in the right projecting portion is provided, in a region in the recessed portion, in a vicinity of the right projecting portion.
    Type: Application
    Filed: August 1, 2017
    Publication date: October 31, 2019
    Inventors: Shige FURUTA, Yasushi SASAKI, Yuhichiroh MURAKAMI, Takahiro YAMAGUCHI, Junichi YAMADA, Hidekazu YAMANAKA
  • Patent number: 10410597
    Abstract: A unit circuit 11 of a shift register is provided with a transistor Tr10 for supplying an off potential to a node n1 via a drain terminal when performing an all-on output. An all-on control signal AON is supplied to a gate terminal of the transistor Tr10. Instead of a low level potential VSS supplied from a power supply circuit, an initialization signal INIT which becomes a low level when performing the all-on output supplied to a source terminal of the transistor Tr10. Since the all-on signal AON and the initialization signal INIT are supplied from an outside, even if noise is imposed on the low level potential VSS when performing the normal operation, the transistor Tr10 does not turn on and charge does not escape from the node 1. With this, it is possible to prevent malfunction of the shift register due to noise imposed on the off potential supplied from the power supply circuit.
    Type: Grant
    Filed: April 21, 2016
    Date of Patent: September 10, 2019
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Yuhichiroh Murakami, Shige Furuta, Hidekazu Yamanaka, Yasushi Sasaki
  • Publication number: 20190259347
    Abstract: A display device includes: an mth scanning signal line to which a plurality of sub pixels are connected; an nth scanning signal line to which a sub pixel is connected, the number of sub pixels which are connected to the nth scanning signal line being lower than the number of sub pixels which are connected to the mth scanning signal line; and a driver circuit which includes a plurality of output circuits and which drives the mth scanning signal line and the nth scanning signal line, an mth one of the plurality of output circuits including an mth output transistor connected to the mth scanning signal line, an nth one of the plurality of output circuits including an nth output transistor connected to the nth scanning signal line, a driving capability of the nth output transistor being lower than that of the mth output transistor.
    Type: Application
    Filed: January 3, 2019
    Publication date: August 22, 2019
    Inventors: Shige FURUTA, Nami NAGIRA, Hidekazu YAMANAKA, Yasuyoshi KAISE, Takahiro YAMAGUCHI, Kohei HOSOYACHI, Yuhichiroh MURAKAMI
  • Publication number: 20190259345
    Abstract: Luminance unevenness in a display area having an irregular shape is suppressed. An edge of the display area includes an irregularly-shaped edge which is curved. An end part of a signal switching circuit is located on an outer side of the irregularly-shaped edge. A driver is provided so as not to overlap with the end part of the signal switching circuit, as viewed in a first direction. An nth scanning signal line crosses the irregularly-shaped edge, passes through a space between the irregularly-shaped edge and the end part of the signal switching circuit, and is drawn to the driver, as viewed from above.
    Type: Application
    Filed: November 8, 2018
    Publication date: August 22, 2019
    Inventors: Kohei HOSOYACHI, Takahiro YAMAGUCHI, Shige FURUTA, Nami NAGIRA, Yuhichiroh MURAKAMI
  • Patent number: 10347209
    Abstract: A unit circuit 11 of a shift register is provided with a transistor Tr8 having a drain terminal connected to a node N2, a source terminal to which an off potential is applied, and a gate terminal connected to an output terminal OUT, in order to stabilize a potential of the node N2. The unit circuit 11 is further provided with a transistor Tr9 having a drain terminal connected to the output terminal OUT, a source terminal to which the off potential is applied, and a gate terminal to which an initialization signal INIT is supplied. With this, when performing an initialization, it is possible to control the potential of the node N2 to be a desired level and initialize the shift register certainly, irrespective of a state of the transistor Tr8 before the initialization.
    Type: Grant
    Filed: April 21, 2016
    Date of Patent: July 9, 2019
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Shige Furuta, Hidekazu Yamanaka
  • Publication number: 20190139617
    Abstract: A transistor includes gate electrodes and light blocking films. The light blocking films are provided in a layer lower than a layer in which the gate electrodes are provided, overlap the respective gate electrodes as viewed in a plan view, shield a channel portion from light, and are electrically isolated.
    Type: Application
    Filed: November 1, 2018
    Publication date: May 9, 2019
    Inventors: YASUSHI SASAKI, YUHICHIROH MURAKAMI, SHIGE FURUTA, TAKAHIRO YAMAGUCHI
  • Patent number: 10283040
    Abstract: The present invention reliably and sufficiently corrects a voltage variation in data signal lines in a display device resulting when sampling analog video signals, while suppressing increase in layout area. In a data signal line drive circuit of an active matrix liquid crystal display device, a video signal Svi is sampled by an Nch transistor (SWk) which has a parasitic capacitance (Cgd) that causes a voltage drop in a data signal line SL3(i?1)+k (i=1 through n; k=1, 2, 3). To correct this, an inversion delayer (342) makes logical inversion of the transistor (SWk)'s control signal Sck and delays the inverted signal for a predetermined time to generate an inversion delayed signal Srdk, and applies this inversion delayed signal Srd to the data signal line 3(i?1)+k via a correction capacitance element (Cc). The inversion delayer (342) makes the inversion delayed signal Srdk start its change from an L level voltage to a H level voltage after the Nch transistor (SWk) has assumed an OFF state.
    Type: Grant
    Filed: January 27, 2016
    Date of Patent: May 7, 2019
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Kohei Hosoyachi, Yuhichiroh Murakami, Yasushi Sasaki
  • Publication number: 20180149911
    Abstract: A drive circuit of a display device includes a TFT having a source electrode 15, a drain electrode 14, and a gate electrode 13. Provided is an electrically isolated light-shielding film 12 which has a main body portion for shielding a channel portion of the TFT, and an extension portion 20 formed integrally with the main body portion. An auxiliary capacitor C2 is formed by overlapping, in a planar view, the extension portion 20 with an electrode member 21 formed integrally with the source electrode 15. In place of the electrode member 21, an electrode member formed in a same layer as the channel portion and connected to the source electrode 15, an electrode member connected to one conduction electrode of another TFT, or an electrode member formed integrally with the gate electrode 13 may be used. With this, a small-area and low-cost drive circuit including a light-shielded thin film transistor is provided.
    Type: Application
    Filed: May 18, 2016
    Publication date: May 31, 2018
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: TAKAHIRO YAMAGUCHI, SHIGE FURUTA, JUNICHI YAMADA, HIDEKAZU YAMANAKA, YUHICHIROH MURAKAMI, YASUSHI SASAKI
  • Publication number: 20180144702
    Abstract: Provided is a shift register circuit capable of preventing occurrence of malfunction caused by a threshold shift of a thin-film transistor due to an influence of external light. A unit circuit constituting each stage of the shift register circuit includes a plurality of thin-film transistors. The plurality of thin-film transistors are categorized into a first group (T2, T4, T9) whose on-off state is controlled at relatively high on-duty and a second group (T1, T3, T5, T6, T7, T8) whose on-off state is controlled at relatively low on-duty. In such a configuration, a light shielding film (LS) is provided only for the thin-film transistor included in one of the first group and the second group.
    Type: Application
    Filed: May 18, 2016
    Publication date: May 24, 2018
    Inventors: SHIGE FURUTA, TAKAHIRO YAMAGUCHI, JUNICHI YAMADA, HIDEKAZU YAMANAKA, YASUSHI SASAKI, YUHICHIROH MURAKAMI
  • Publication number: 20180137831
    Abstract: A unit circuit 11 of a shift register is provided with a transistor Tr10 for supplying an off potential to a node n1 via a drain terminal when performing an all-on output. An all-on control signal AON is supplied to a gate terminal of the transistor Tr10. Instead of a low level potential VSS supplied from a power supply circuit, an initialization signal INIT which becomes a low level when performing the all-on output supplied to a source terminal of the transistor Tr10. Since the all-on signal AON and the initialization signal INIT are supplied from an outside, even if noise is imposed on the low level potential VSS when performing the normal operation, the transistor Tr10 does not turn on and charge does not escape from the node 1. With this, it is possible to prevent malfunction of the shift register due to noise imposed on the off potential supplied from the power supply circuit.
    Type: Application
    Filed: April 21, 2016
    Publication date: May 17, 2018
    Inventors: YUHICHIROH MURAKAMI, SHIGE FURUTA, HIDEKAZU YAMANAKA, YASUSHI SASAKI
  • Publication number: 20180122320
    Abstract: A unit circuit 11 of a shift register is provided with a transistor Tr8 having a drain terminal connected to a node N2, a source terminal to which an off potential is applied, and a gate terminal connected to an output terminal OUT, in order to stabilize a potential of the node N2. The unit circuit 11 is further provided with a transistor Tr9 having a drain terminal connected to the output terminal OUT, a source terminal to which the off potential is applied, and a gate terminal to which an initialization signal INIT is supplied. With this, when performing an initialization, it is possible to control the potential of the node N2 to be a desired level and initialize the shift register certainly, irrespective of a state of the transistor Tr8 before the initialization.
    Type: Application
    Filed: April 21, 2016
    Publication date: May 3, 2018
    Inventors: YASUSHI SASAKI, YUHICHIROH MURAKAMI, SHIGE FURUTA, HIDEKAZU YAMANAKA
  • Patent number: 9928794
    Abstract: A shift register according to the present invention is a shift register in which a plurality of unit circuits are connected in cascade, wherein the unit circuit includes a first output transistor whose current path is connected between an output terminal and a clock terminal to which a first clock signal is provided; a second output transistor whose current path is connected between the output terminal and a predetermined potential node; a setting device which, when a control signal is active, sets a signal level of the output terminal to a predetermined signal level; a first output control device which provides a signal level of the control signal to a control electrode of the first output transistor to turn off the first output transistor when the control signal is active; and a second output control device which turns off the second output transistor when the control signal is active.
    Type: Grant
    Filed: July 18, 2014
    Date of Patent: March 27, 2018
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroyuki Ohkawa, Shige Furuta, Yuhichiroh Murakami
  • Patent number: 9881688
    Abstract: A shift register is realized having a simple construction with which it is possible to switch the scanning order of gate bus lines and the occurrence of an erroneous operation caused by a threshold voltage drop can be prevented. Unit circuits that make up the shift register are configured of: a thin film transistor in which a third clock is supplied to the gate terminal, the drain terminal is connected to a first node, and a first input signal (output signal of prior stage) is supplied to the source terminal; a thin film transistor in which a second clock is supplied to the gate terminal, the drain terminal is connected to the first node, and a second input signal (output signal of subsequent stage) is supplied to the source terminal; and a thin film transistor in which the gate terminal is connected to the first node, a first clock is supplied to the drain terminal, and the source terminal is connected to an output terminal.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: January 30, 2018
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Shuji Nishi
  • Publication number: 20180012540
    Abstract: The present invention reliably and sufficiently corrects a voltage variation in data signal lines in a display device resulting when sampling analog video signals, while suppressing increase in layout area. In a data signal line drive circuit of an active matrix liquid crystal display device, a video signal Svi is sampled by an Nch transistor (SWk) which has a parasitic capacitance (Cgd) that causes a voltage drop in a data signal line SL3(i?1)+k (i=1 through n; k=1, 2, 3). To correct this, an inversion delayer (342) makes logical inversion of the transistor (SWk)'s control signal Sck and delays the inverted signal for a predetermined time to generate an inversion delayed signal Srdk, and applies this inversion delayed signal Srd to the data signal line 3(i?1)+k via a correction capacitance element (Cc). The inversion delayer (342) makes the inversion delayed signal Srdk start its change from an L level voltage to a H level voltage after the Nch transistor (SWk) has assumed an OFF state.
    Type: Application
    Filed: January 27, 2016
    Publication date: January 11, 2018
    Inventors: KOHEI HOSOYACHI, YUHICHIROH MURAKAMI, YASUSHI SASAKI
  • Patent number: 9842559
    Abstract: A demultiplexer circuit (12) of a display device according to one aspect of the present invention includes signal input lines (Vn), control lines (BSW, GSW, and RSW), and sampling transistors (13R2, 13G2, and 13B1). Sampling transistors connected to one signal input line includes first and second sampling transistors. A first sampling transistor (13B1) includes a control electrode (17) which branches to a first branch part (17a) and a second branch part (17b), either one of an input electrode (15) and an output electrode (18) that are disposed between a first branch part (17a) and a second branch part (17b), and other one of an input electrode (15) and an output electrode (18) that are disposed outside of a first branch part (17a) and a second branch part (17b).
    Type: Grant
    Filed: January 14, 2014
    Date of Patent: December 12, 2017
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Takahiro Yamaguchi, Yuhichiroh Murakami, Yasushi Sasaki
  • Patent number: 9715940
    Abstract: A shift register is configured by connecting unit circuits 1 in multiple stages. An output transistor Tr1 switches between whether or not to output a clock signal CKA in accordance with a gate potential. A set transistor Tr2 switches between whether or not to provide an output of an on-potential output unit 2 to a gate terminal of Tr1 in accordance with an output of a set control unit 3. The set control unit 3 controls a gate terminal of Tr2 into a floating state in part of a period during which a high-level potential is provided to the gate terminal of Tr1. The gate potential of Tr2 is raised by being pushed up, whereby a high-level potential without a threshold drop is provided to the gate terminal of Tr1, and rounding of an output signal OUT is decreased when the output signal OUT shifts to a high level. Accordingly, an operation margin with respect to fluctuation of a threshold voltage of the transistor is increased.
    Type: Grant
    Filed: February 17, 2014
    Date of Patent: July 25, 2017
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Yuhichiroh Murakami, Yasushi Sasaki, Shige Furuta, Shuji Nishi, Makoto Yokoyama
  • Patent number: 9711104
    Abstract: A display device is provided which is capable of preventing a malfunction and carrying out a common reverse drive without increasing electric power consumption. The display driver (a) supplies a voltage of a common electrode, whose a polarity is determined in accordance with (i) an oscillation circuit output signal (OCOUT) which is transmitted via a first wire different from a second wire used during a serial transmission and (ii) a SCS signal and (b) controls a reverse timing of the polarity of the voltage of the common electrode in accordance with the oscillation circuit output signal (OCOUT) and the SCS signal.
    Type: Grant
    Filed: November 30, 2012
    Date of Patent: July 18, 2017
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Seijirou Gyouten, Takahiro Yamaguchi, Etsuo Yamamoto, Yuhichiroh Murakami