Patents by Inventor Zhenhong Xiao
Zhenhong Xiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12259623Abstract: An includes a display area and a non-display area that at least partially surrounds the display area; the non-display area includes at least two clock signal lines, wherein a ratio of a spacing between two adjacent clock signal lines to a line width of the clock signal lines is greater than or equal to 3.Type: GrantFiled: March 31, 2022Date of Patent: March 25, 2025Assignees: Ordos Yuansheng Optoelectronics Co., Ltd., BOE Technology Group Co., Ltd.Inventors: Peirong Huo, Chao Liang, Peng Liu, Jingyi Xu, Bo Li, Zhenhong Xiao
-
Publication number: 20250089373Abstract: An array base plate and a display apparatus are provided by the present application. The array base plate includes a substrate, an active area and a binding area that are located on the substrate, wherein the binding area is located at one side of the active area; the array base plate further includes: an alignment layer extending from the active area to the binding area; and binding terminals located in the binding area, wherein an orthographic projection of the alignment layer on the substrate does not overlap with orthographic projections of the binding terminals on the substrate; wherein in a direction parallel to a plane where the substrate is located and pointing from the active area to the binding area.Type: ApplicationFiled: April 28, 2023Publication date: March 13, 2025Applicants: Ordos Yuansheng Optoelectronics Co., Ltd., BOE Technology Group Co., Ltd.Inventors: Hong Liu, Jianyun Xie, Jingyi Xu, Zhenhong Xiao
-
Publication number: 20250078772Abstract: The present disclosure provides a gate driving circuit and a display panel. The display panel includes a display area and a peripheral area surrounding the display area. At least one gate driving circuit is arranged in the peripheral area. The at least one gate driving circuit includes a plurality of shift register units cascaded in sequence. The plurality of shift register units include first shift register units and second shift register units. The first shift register units and the second shift register units are spaced apart from each other. The number of transistors in the first shift register units is smaller than the number of transistors in the second shift register units.Type: ApplicationFiled: June 30, 2022Publication date: March 6, 2025Inventors: Peirong HUO, Changcheng LIU, Jingyi XU, Chao LIANG, Zhenhong XIAO, Peng LIU, Wei YAN, Jiantao LIU, Bo LI, Hong LIU
-
Patent number: 12135849Abstract: Provided is a touch display substrate. The touch display substrate includes a base substrate, including a display region and a non-display region; a plurality of touch electrodes disposed in the display region; and a plurality of signal transmission circuits, a plurality of first control lines, a plurality of second control lines, a target signal line, and a plurality of touch signal lines that are disposed in the non-display region.Type: GrantFiled: August 4, 2021Date of Patent: November 5, 2024Assignees: ORDOS YUANSHENG OPTOELECTRONICS CO. LTD., BOE TECHNOLOGY GROUP CO, LTD.Inventors: Peng Liu, Peirong Huo, Hong Liu, Chao Liang, Aiyu Ding, Zhenhong Xiao, Yongqiang Zhang, Yusheng Liu, Jingyi Xu, Jiantao Liu, Bo Li
-
Publication number: 20240355834Abstract: A display substrate, a display panel, and a display apparatus. The display substrate includes a base substrate; a gate line extending in a first direction on the base substrate; and a transistor located on the base substrate, where the transistor includes a gate electrode and a first electrode that is located at a side of a layer where the gate electrode is located away from the base substrate, part of the gate line is used as the gate electrode, an orthogonal projection of the gate electrode on the base substrate in a second direction is located within an orthogonal projection of the first electrode on the base substrate in the second direction, and the second direction intersects with the first direction.Type: ApplicationFiled: July 28, 2022Publication date: October 24, 2024Inventors: Bo HUANG, Jianyun XIE, Jingyi XU, Hong LIU, Yongqiang ZHANG, Shuai HAN, Zhenhong XIAO, Pengyu ZHAO, Hao WANG, Wanzhi CHEN
-
Publication number: 20240353720Abstract: An array substrate and a display device are provided. The array substrate includes a display area and a non-display area that at least partially surrounds the display area; the non-display area includes at least two clock signal lines, wherein a ratio of a spacing between two adjacent clock signal lines to a line width of the clock signal lines is greater than or equal to 3.Type: ApplicationFiled: March 31, 2022Publication date: October 24, 2024Inventors: Peirong HUO, Chao LIANG, Peng LIU, Jingyi XU, Bo LI, Zhenhong XIAO
-
Publication number: 20240295936Abstract: A display panel includes an active area; a fanout region; and a bonding region located on one side, away from the active area, of the fanout region. A driver chip is disposed in the bonding region. The driver chip includes a first side edge adjacent to the fanout region, a second side edge opposite to the first side edge, and two third side edges. The driver chip includes a plurality of output terminals disposed close to the first side edge. The display panel includes: a plurality of fanout lines located in the fanout region; and a plurality of gull-wing lines located in the bonding region. Part of the fanout lines extend from the fanout region to a region where the first side edge is located, and are electrically connected to the output terminals. Another part of the fanout lines are electrically connected to the output terminals via the gull-wing lines.Type: ApplicationFiled: January 10, 2022Publication date: September 5, 2024Applicant: BOE Technology Group Co., Ltd.Inventors: Jingyi Xu, Jian Sun, Wei Yan, Zhenhong Xiao, Yadong Zhang, Zhen Wang, Peirong Huo, Hong Liu
-
Patent number: 11614667Abstract: The present disclosure provides an array substrate and a display panel. The array substrate includes a base substrate and at least one signal line unit in a fan-out region of the base substrate. Each of the at least one signal line unit includes two first signal lines and one second signal line, and the two first signal lines and the one second signal line are respectively in different layers and extend in a same direction. A center line of an orthographic projection of the one second signal line on the base substrate overlaps with a center line of an orthographic projection of an interval region between the two first signal lines.Type: GrantFiled: September 24, 2021Date of Patent: March 28, 2023Assignees: Ordos Yuansheng Optoelectronics Co., Ltd., BOE TECHNOLOGY GROUP CO., LTD.Inventors: Zhenhong Xiao, Peng Liu, Chao Liang, Aiyu Ding, Yongqiang Zhang, Jingyi Xu, Hui Yuan, Jiantao Liu
-
Publication number: 20230043173Abstract: Provided is a touch display substrate. The touch display substrate includes a base substrate, including a display region and a non-display region; a plurality of touch electrodes disposed in the display region; and a plurality of signal transmission circuits, a plurality of first control lines, a plurality of second control lines, a target signal line, and a plurality of touch signal lines that are disposed in the non-display region.Type: ApplicationFiled: August 4, 2021Publication date: February 9, 2023Inventors: Peng Liu, Peirong Huo, Hong Liu, Chao Liang, Aiyu Ding, Zhenhong Xiao, Yongqiang Zhang, Yusheng Liu, Jingyi Xu, Jiantao Liu, Bo Li
-
Patent number: 11531241Abstract: A substrate in an array substrate includes a light aperture region and a winding region arranged around the light aperture region. On the substrate, an orthographic projection of a first winding in each first signal line is overlapped with an orthographic projection of a second winding in a corresponding second signal line. In this way, the distance between two adjacent signal lines in the winding region is larger, and the parasitic capacitance generated between them is smaller.Type: GrantFiled: June 9, 2021Date of Patent: December 20, 2022Assignees: ORDOS YUANSHENG OPTOELECTRONICS CO., LTD., BOE TECHNOLOGY GROUP CO., LTD.Inventors: Yongqiang Zhang, Jingyi Xu, Hong Liu, Peng Liu, Peirong Huo, Aiyu Ding, Zhenhong Xiao, Bo Li, Bo Huang
-
Publication number: 20220187665Abstract: The present disclosure provides an array substrate and a display panel. The array substrate includes a base substrate and at least one signal line unit in a fan-out region of the base substrate. Each of the at least one signal line unit includes two first signal lines and one second signal line, and the two first signal lines and the one second signal line are respectively in different layers and extend in a same direction. A center line of an orthographic projection of the one second signal line on the base substrate overlaps with a center line of an orthographic projection of an interval region between the two first signal lines.Type: ApplicationFiled: September 24, 2021Publication date: June 16, 2022Inventors: Zhenhong XIAO, Peng LIU, Chao LIANG, Aiyu DING, Yongqiang ZHANG, Jingyi XU, Hui YUAN, Jiantao LIU
-
Publication number: 20220137471Abstract: A substrate in an array substrate includes a light aperture region and a winding region arranged around the light aperture region. On the substrate, an orthographic projection of a first winding in each first signal line is overlapped with an orthographic projection of a second winding in a corresponding second signal line. In this way, the distance between two adjacent signal lines in the winding region is larger, and the parasitic capacitance generated between them is smaller.Type: ApplicationFiled: June 9, 2021Publication date: May 5, 2022Inventors: Yongqiang Zhang, Jingyi Xu, Hong Liu, Peng Liu, Peirong Huo, Aiyu Ding, Zhenhong Xiao, Bo Li, Bo Huang