SIGNAL AMPLIFICATION CIRCUITS FOR RECEIVING/TRANSMITTING SIGNALS ACCORDING TO INPUT SIGNAL

- MEDIATEK INC.

An exemplary signal amplification circuit includes an input stage, a plurality of output stages and a selecting stage. The input stage has an input node for receiving an input signal and an output node for outputting an intermediate signal. The output stages are coupled to a plurality of output ports of the signal amplification circuit, respectively. Each output stage generates a corresponding processed signal to a corresponding output port according to a gain and the intermediate signal when enabled. The selecting stage selectively couples the output node of the input stage to at least one of the output stages. The signal amplification circuit outputs a first number of processed signal(s) when operated under a first operational mode, and outputs a second number of processed signal(s) when operated under a second operational mode.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
CROSS REFERENCE TO RELATED APPLICATIONS

This is a continuation of co-pending U.S. patent application Ser. No. 12/876,237, filed on Sep. 06, 2010 and incorporated herein by reference.

BACKGROUND

The disclosed embodiments of the present invention relate to amplifying an input signal, and more particularly, to signal amplification circuits which receive/transmit signals according to an input signal.

As people around the world embrace mobile lifestyles, there is a growing demand for their mobile devices to support several different kinds of radio connections. For example, a mobile device may have multiple wireless connections (e.g., a Bluetooth connection and a WiFi connection) at the same time. If transmitters/receivers for different radio connections are implemented in a multi-radio device individually, the hardware cost and the chip size may be high. Therefore, regarding a multi-radio device, there is a need for receiving/transmitting signals according to one input. For example, if a low-noise amplifier (LNA) of the multi-radio device can be configured to commonly amplify a plurality of radio-frequency signals, the LNA shared between different radio connections, such as the Bluetooth connection and the WiFi connection, would reduce the hardware cost and the chip size of the multi-radio device. Thus, designing a signal amplification circuit which can receive/transmit signals according to one input becomes an important issue for designers in this field.

SUMMARY OF THE INVENTION

In accordance with exemplary embodiments of the present invention, signal amplification circuits which receive/transmit signals according to an input signal are proposed to solve the above-mentioned problem.

According to a first aspect of the present invention, a signal amplification circuit for processing an input signal is disclosed. The signal amplification circuit includes an input stage, a plurality of output stages and a selecting stage. The input stage has an input node for receiving the input signal and an output node for outputting an intermediate signal. The output stages are coupled to a plurality of output ports of the signal amplification circuit, respectively, wherein each of the output stages generates a corresponding processed signal to a corresponding output port according to a gain and the intermediate signal when enabled. The selecting stage is arranged for selectively coupling the output node of the input stage to at least one of the output stages. The signal amplification circuit outputs a first number of processed signal(s) in response to the input signal when operated under a first operational mode, and outputs a second number of processed signal(s) in response to the input signal when operated under a second operational mode, where the second number is different from the first number.

According to a second aspect of the present invention, a signal amplification circuit for processing an input signal is disclosed. The signal amplification circuit includes a plurality of individual amplifier blocks coupled to a plurality of output ports of the signal amplification circuit, respectively. Each of the individual amplifier blocks includes an input stage, an output stage and a selecting stage. The input stage has an input node for receiving the input signal. The output stage is coupled to a corresponding output port of the signal amplification circuit, wherein the output stage generates a corresponding processed signal to the corresponding output port according to a gain and a signal derived from an intermediate signal of the input stage when enabled. The selecting stage is arranged for selectively coupling the input stage to the output stage. The signal amplification circuit outputs a first number of processed signal(s) in response to the input signal when operated under a first operational mode, and outputs a second number of processed signal(s) in response to the input signal when operated under a second operational mode, where the second number is different from the first number.

According to a third aspect of the present invention, a signal amplification circuit for processing an input signal is disclosed. The signal amplification circuit includes an input stage, a plurality of output stages and a plurality of feedback elements. The input stage has an input node for receiving the input signal and a plurality of output nodes. The output stages are coupled to a plurality of output ports of the signal amplification circuit, respectively, wherein the output stages are directly connected to the output nodes of the input stage, respectively, and each of the output stages generates a corresponding processed signal to a corresponding output port according to a gain and a signal derived from an intermediate signal of the input stage when enabled. The feedback elements are coupled between the input node of the input stage and a plurality of specific output ports of the signal amplification circuit, and arranged for feeding processed signals generated at the specific output ports to the input node of the input stage when specific output stages respectively coupled to the specific output ports are enabled concurrently. The signal amplification circuit outputs a first number of processed signal(s) in response to the input signal when operated under a first operational mode, and outputs a second number of processed signal(s) in response to the input signal when operated under a second operational mode, where the second number is different from the first number.

According to a fourth aspect of the present invention, a signal amplification method for processing an input signal is disclosed. The signal amplification method includes at least the following steps: utilizing an input node of an input stage for receiving the input signal, wherein the input stage comprises: a plurality of transistor elements, each having a control terminal coupled to the input node of the input stage and arranged to receive a same signal level of the input signal; and directly connecting a plurality of output stages to a plurality of output nodes of the input stage, respectively; wherein each of the output stages generates a corresponding processed signal according to a gain and a signal derived from an intermediate signal of the input stage when enabled; when a first output stage of the output stages is enabled, utilizing the first output stage to generate one processed signal to a first signal processing system rather than a second signal processing system; and when a second output stage of the output stages is enabled, utilizing the second output stage to generate another processed signal to the second signal processing system rather than the first signal processing system.

These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 is a diagram illustrating a first exemplary implementation of a signal amplification circuit according to the present invention.

FIG. 2 is a diagram illustrating a second exemplary implementation of a signal amplification circuit according to the present invention.

FIG. 3 is a diagram illustrating a third exemplary implementation of a signal amplification circuit according to the present invention.

FIG. 4 is a diagram illustrating a fourth exemplary implementation of a signal amplification circuit according to the present invention.

FIG. 5A is a simplified diagram illustrating a portion of a transceiver with a matching network shared between a transmitting circuit and a receiving circuit according to one exemplary design of the present invention.

FIG. 5B is a simplified diagram illustrating a portion of a transceiver with a matching network shared between a transmitting circuit and a receiving circuit according to another exemplary design of the present invention.

FIG. 6 is a diagram illustrating a fifth exemplary implementation of a signal amplification circuit according to the present invention.

FIG. 7 shows an exemplary implementation of an input stage used in a differential signal amplification circuit according to the present invention.

DETAILED DESCRIPTION

Certain terms are used throughout the description and following claims to refer to particular components. As one skilled in the art will appreciate, manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following description and in the claims, the terms “include” and “comprise” are used in an open-ended fashion, and thus should be interpreted to mean “include, but not limited to . . . ”. Also, the term “couple” is intended to mean either an indirect or direct electrical connection. Accordingly, if one device is coupled to another device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.

FIG. 1 is a diagram illustrating a first exemplary implementation of a signal amplification circuit according to the present invention. The exemplary signal amplification circuit 100 is for processing an input signal VIN to be received/transmitted. In other words, the signal amplification circuit 100 can be part of a receiver or part of a transmitter. For example, regarding signal reception, the input signal VIN may include a plurality of a radio-frequency signals (e.g., a Bluetooth signal and a WiFi signal) received by a single antenna (not shown), and a plurality of received signals corresponding to the radio-frequency signals are generated as outputs of the signal amplification circuit 100. Regarding signal transmission, a plurality of signals to be transmitted are generated as outputs of the signal amplification circuit 100 according to the same radio-frequency signal included in the input signal VIN. In this exemplary implementation, the signal amplification circuit 100 includes an amplifier block 101 and a matching network 108. The amplifier block 101 includes, but is not limited to, an input stage 102, a selecting stage 104, and a plurality of output stages 106_1-106_N. The matching network 108 is coupled between an input port Pin of the signal amplification circuit 100 and an input node Nin of the input stage 102, and implemented for providing desired impedance matching. In a case where the signal amplification circuit 100 serves as a low-noise amplifier in a receiver of a multi-radio device, the signal amplification circuit 100 is capable of supporting multiple radio connections such as a Bluetooth connection and a WiFi connection. Therefore, the matching network (e.g., a broadband matching network) 108 should be properly designed to meet the impedance matching requirements of the supported radio connections.

The input signal VIN is received by the input node Nin of the input stage 102 via the matching network 108. In addition, an alternating-current (AC) coupling capacitor C is also placed between the matching network 108 and the input stage 102. Therefore, the input signal VIN passing through the matching network 108 and the AC coupling capacitor C is then processed by the input stage 102 according to a transconductance of the input stage 102. As shown in FIG. 1, the input stage 102 includes a plurality of transistors M1-M_J connected in parallel for setting the transconductance of the input stage 102. Regarding each of the transistors M—1-MJ, a control terminal (e.g., a gate electrode) is coupled to the input node Nin, and connection terminals (e.g., a drain electrode and a source electrode) are coupled to an output node Nout of the input stage 102 and a reference voltage (e.g., a ground voltage GND), respectively. It should be noted that the parallel connection of transistors can be regarded as a single transistor with an equivalent size. That is, the input stage 102 is implemented by a transistor element made of a single transistor or made of a plurality of transistors connected in parallel and having gate electrodes connected to each. Due to a proper transconductance setting of the input stage 102, the input signal VIN is converted into an intermediate signal I at the output node Nout of the input stage 102. It should be noted that the input impedance of the input stage 102 viewed from the matching network 108 can be fixed while the number of turned-on transistors M_1-M_J is fixed regardless of the operation mode at which the signal amplification circuit 100 stays. Taking a receiver which has the signal amplification circuit 100 employed therein for example, the noise figure is low under such an amplifier configuration shown in FIG. 1.

The selecting stage 104 is utilized for selectively coupling the output node Nout to at least one of the output stages 106_1-106_N. In this exemplary implementation, the selecting stage 104 includes a plurality of transistor elements MS_1-MS_N coupled to the output stages 106_1-106_N, respectively. The transistor elements MS_1-MS_N act as switches controlled by control signals VSW—1-VSW—N, respectively. More specifically, each of the transistor elements MS_1-MS_N has a control terminal for receiving a corresponding control signal, a first connection terminal coupled to a corresponding output stage, and a second connection terminal coupled to the output node Nout of the input stage 102.

The output stages 106_1-106_N are coupled to a plurality of output ports Pout—1-Pout—N of the signal amplification circuit 100, respectively. The output stages 106_1-106_N are configured to generate a plurality of processed signals VOUT_1-VOUT_N, respectively. More specifically, each of the output stages 106_1-106_N generates a corresponding processed signal to a corresponding output port according to a gain and a signal derived from the intermediate signal I of the input stage 102 when enabled. In this exemplary implementation, each output stage includes a plurality of transistor elements. As shown in FIG. 1, the output stage 106_1 includes a plurality of transistor element pairs 112_11-112_1K, wherein each of the transistor element pairs 112_11-112_1K includes a first transistor element (e.g., M1_1, . . . , or M1_K) and a second transistor element (e.g., M1′_1, . . . , or M1′_K). Similarly, the output stage 106_N includes a plurality of transistor element pairs 112_N1-112_NL, wherein each of the transistor element pairs 112_N1-112_NL includes a first transistor element (e.g., MN_1, . . . , or MN_L) and a second transistor element (e.g., MN′_1, . . . , or MN′_L). The first transistor elements have control terminals for receiving first control signals D1_1-D1_K, . . . , and DN_1-DN_L, first connection terminals coupled to corresponding output ports P—out—1-Pout—N, and second connection terminals coupled to the selecting stage 104; in addition, the second transistor elements M1′_1-M1′_K, . . . , and MN′_1-MN′_L have control terminals for receiving second control signals D1′_1-D1′_K, . . . , and DN′_1-DN′_L, first connection terminals coupled to a reference voltage (e.g., the supply voltage VDD), and second connection terminals coupled to the selecting stage 104.

It should be noted that the number of transistor element pairs in one output stage may be adjustable according to actual design requirements. For example, in one embodiment, the number of transistor element pairs 112_11-112_1K may be equal to the number of transistor element pairs 112_N1-112_NL; however, in another embodiment, the number of transistor element pairs 112_11-112_1K may be different from the number of transistor element pairs 112_N1-112_NL.

Regarding each of the output stages 106_1-106_N, the gain can be adaptively adjusted by controlling an on/off status of each transistor element included in the output stage. Taking the output stage 106_1 for example, only one of the first transistor element and the second transistor element included in each transistor element pairs is turned on to control the current passing through a corresponding inductive load (i.e., the inductor L1). That is, a second transistor element in a transistor element pair is turned off by a second control signal when a first transistor element included in the same transistor element pair is turned on by a first control signal, and the first transistor element is turned off by the first control signal when the second transistor element is turned on by the second control signal. Therefore, the current passing through the inductor Li has a maximum value (i.e., the current passing through the turned-on transistor element MS_1) when all of the first transistor elements M1_1-M1_K are turned on under the control of the first control signals D1_1-D1_K and all of the second transistor elements M1′_1-M1′_K are turned off under the control of the second control signals D1′_1-D1′_K. Similarly, regarding the output stage 106_N, the current passing through a corresponding inductive load (i.e., the inductor LN) has a maximum value (e.g., the current passing through the turned-on transistor element MS_N) when all of the first transistor elements MN_1-MN_L are turned on under the control of the first control signals DN_-DN_L and all of the second transistor elements MN′_1-MN′_L are turned off under the control of the second control signals DN′_1-DN′_L. To put it simply, the more the turned-on first transistor elements in an output stage, the greater the current passing through an inductive load coupled to the output stage. In this way, the gain of the output stage can be properly set to a desired value.

The exemplary signal amplification circuit 100 can operate under an operational mode being either a shared mode or a combo mode. The switching between the shared mode and the combo mode can be controlled by the selecting stage 104 or the output stages 106_1-106_N. Assume that the selecting stage 104 is used to control the operational mode of the signal amplification circuit 100. When only one of the transistor elements MS_1 -MS_N is turned on, the signal amplification circuit 100 operates under the shared mode as only one of the output stages 106_1-106_N is allowed to be connected to the input stage 102. For example, the output port Pout—1 is coupled to a first radio signal processing system (e.g., a WiFi receiver/transmitter) and the output port Pout—N is coupled to a second radio signal processing system (e.g., a Bluetooth receiver/transmitter). When only the WiFi function of the multi-radio device is required to be active, the transistor element MS_1 is turned on, whereas the remaining transistor elements in the selecting stage 104 are turned off. In addition, the gain of the enabled output stage 106_1 should be properly configured to meet the WiFi requirements. Similarly, when only the Bluetooth function of the multi-radio device is required to be active, the transistor element MS_N is turned on, whereas the remaining transistor elements in the selecting stage 104 are turned off. In addition, the gain of the enabled output stage 106_N should be properly configured to meet the requirements of the Bluetooth requirements.

However, when a plurality of specific transistor elements in the selecting stage 104 are turned on concurrently, the signal amplification circuit 100 operates under the combo mode as a plurality of specific output stages included in the output stages 106_1-106_N are allowed to be connected to the input stage 102 at the same time. For example, when both of the WiFi function and Bluetooth function of the multi-radio device are required to be active, the transistor elements MS_1 and MS_N are both turned on, whereas the remaining transistor elements in the selecting stage 104 are turned off. In addition, the gains of the concurrently enabled output stages 106_1 and 106_N should be properly configured to meet the requirements. It should be noted that the selecting stage 104 in this exemplary implementation is also arranged to increase isolation (or decrease coupling) between the specific output stages (e.g., output stages 106_1 and 106_N) which are concurrently enabled. In a case where the selecting stage 104 is omitted, the output stages 106_1-106_N would be directly connected to the input stage 102. When the output stage 106_N is controlled to adjust it gain, the coupling effect between the concurrently enabled output stages 106_N and 106_1 results in a significant gain variation of the output stage 106_1. However, with the help of the selecting stage 104 implemented between output stages, the undesired coupling effect can be effectively mitigated. Therefore, when the output stage 106_N is controlled to adjust it gain, the gain variation of the output stage 106_1 caused by the gain tuning operation of the output stage 106_N can be reduced due to increased isolation provided by the selecting stage 104 implemented between the output stages 106_N and 106_1.

In an alternative design, the output stages 106_1-106_N may be used to control the operational mode of the signal amplification circuit 100. In other words, in addition to setting the gain applied to a signal passing therethrough, each of the output stages 106_1-106_N is further arranged to determine if a processed signal is generated at a corresponding output port, and therefore control whether the output stage should be enabled. Taking the output stage 106_1 for example, if the output stage 106_1 is required to be enabled for generating the corresponding processed signal VOUT_1, the output stage 106_1 is enabled by making each of the transistor element pairs 112_11-112_1K have one turned-on transistor element and one turned-off transistor element. However, if the output stage 106_1 is not required to be enabled for generating the corresponding processed signal VOUT_1, the output stage 106_1 is disabled by turning off both of the first transistor element and the second transistor element included in each of the transistor element pairs 112_11-112_1K. As a result, when the output stage 106_1 is disabled, the transistor element MS_1 will be turned off regardless of the voltage level of the control voltage VSW—1. In one exemplary design, each of the control voltages VSW—1-VSW—N is at a high logic level, and the output stages 106_1-106_N control the signal amplification circuit 100 to operate under the shared mode or combo mode by properly setting the first control signals M1_1-M1_K, . . . , and MN_1-MN_K and the second control signals M1′_1-M1′_L, . . . , and MN′_1-MN′_L. For example, when only the WiFi function of the multi-radio device is required to be active (i.e., the signal amplification circuit 100 should operate under the shared mode), the output stage 106_1 is enabled, whereas the remaining output stages are disabled. In addition, the gain of the enabled output stage 106_1 should be properly configured to meet the WiFi requirements. Similarly, when only the Bluetooth function of the multi-radio device is required to be active (i.e., the signal amplification circuit 100 should operate under the shared mode), the output stage 106_N is enabled, whereas the remaining output stages are disabled. In addition, the gain of the enabled output stage 106_N should be properly configured to meet the Bluetooth requirements. However, when both of the WiFi function and Bluetooth function of the multi-radio device are required to be active (i.e., the signal amplification circuit 100 should operate under the combo mode), the output stages 106_1 and 106_N are both enabled, whereas the remaining output stages are disabled. In addition, the gains of the concurrently enabled output stages 106_1 and 106_N should be properly configured to meet the WiFi requirements and Bluetooth requirements.

FIG. 2 is a diagram illustrating a second exemplary implementation of a signal amplification circuit according to the present invention. Similar to the exemplary signal amplification circuit 100 mentioned above, the exemplary signal amplification circuit 200 is for processing the input signal VIN to be received or transmitted. That is, the signal amplification circuit 200 can be part of a receiver or part of a transmitter. In this exemplary implementation, the signal amplification circuit 200 includes a plurality of amplifier blocks 202_1-202_N and a matching network 210. Each of the amplifier blocks 202_1-202_N includes, but is not limited to, an input stage 204_1, . . . , or 204_N, a selecting stage 206_1, . . . , or 206_N, and an output stages 208_1, . . . , or 208_N. Please note that the amplifier blocks 202_1-202_N can be individual functional blocks, meaning that each of the amplifier blocks 202_1-202_N respectively has its own input stage, selecting stage, and output stage. More specifically, none of the input stage, selecting stage, and output stage belonging to one individual amplifier block is shared with other individual amplifier block(s). The matching network 210 is coupled between an input port Pin of the signal amplification circuit 200 and the input nodes Nin—1-Nin—N of the respective input stages 204_1-204_N, and implemented for providing desired impedance matching. The matching network (e.g., a broadband matching network) 210 should be properly designed to meet the impedance matching requirements. The input signal VIN is transmitted to the input nodes Nin—1-Nin—N of the input stages 204_1-204_N via the matching network 210 and an AC coupling capacitor C. Each of the input stages 204_1-204_N has a plurality of output nodes. For example, the input stages 204_1 includes output nodes Nout—11-Nout—1J, and the input stages 204_N includes output nodes Nout—N1-Nout—NI. Each of the input stages 204_1-204_N includes a plurality of transistor elements M1_1-M1_J, . . . , or MN_1-MN_I each having a control terminal coupled to the input node of the input stage, a first connection terminal coupled to an output node of the input stage, and a second connection terminal coupled to a reference voltage (e.g., the ground voltage GND). As shown in FIG. 2, second connection terminals of the transistor elements in the same input stage are connected to each other. It should be noted that each of the input stages 204_1 -204_N is not required to have the same number of transistor elements. That is, the number of transistor elements implemented in each of the input stages 204_1 -204_N can be adjusted according to actual design consideration. The transistor elements in each input stage are used to control the transconductance of the input stage. For example, the transconductance of the input stage would be increased when more transistor elements included in the input stage are turned on.

In each amplifier block, the selecting stage 206_1, . . . , or 206_N is used to selectively couple the input stage 204_1, . . . , or 204_N to the output stage 208_1, . . . , or 208_N, and includes a plurality of transistor elements MS_11-MS_1J, . . . , or MS_N1-MS_NI. For example, the selecting stage 206_1 selectively couples the input stage 204_1 to the output stage 208_1, and includes transistor elements MS_11-MS_1J each having a control terminal for receiving a control signal VSW_11, . . . , or VSW_1J, a first connection terminal coupled to the output stage 208_1, and a second connection terminal coupled to a corresponding output node Nout—11, . . . , or Nout—1J of the input stage 204_1. Similarly, the selecting stage 206_N selectively couples the input stage 204_N to the output stage 208_N, and includes transistor elements MS_N1-MS_NI each having a control terminal for receiving a control signal VSW_N1, . . . , or VSW_NI, a first connection terminal coupled to the output stage 208_N, and a second connection terminal coupled to a corresponding output node Nout—N1, . . . , or Nout—NI of the input stage 204_N. It should be noted that each transistor element in the selecting stages 206_1-206_N acts as a switch controlled by a corresponding control signal.

The output stages 208_1-208_N are coupled to a plurality of output ports Pout—1-Pout—N of the signal amplification circuit 100, respectively, and are configured to generate a plurality of processed signals VOUT_1-VOUT_N, respectively. More specifically, in each amplifier block, the output stage is coupled to a corresponding output port of the signal amplification circuit 200, and implemented for generating a corresponding processed signal (e.g., VOUT_1, . . . , or VOUT_N) to the corresponding output port (e.g., Pout—1, . . . , or Pout—N) according to a gain and a signal derived from an intermediate signal (e.g., I1, . . . , or IN) of the input stage when enabled. As shown in FIG. 2, the output stage 208_1 includes a plurality of transistor element pairs 212_11-212_1K, wherein each of the transistor element pairs 212_11-212_1K includes a first transistor element (e.g., M1_1, . . . , or M1_K) and a second transistor element (e.g., M1′_1, . . . , or M1′_K). Similarly, the output stage 208_N includes a plurality of transistor element pairs 212_N1 -212_NL, wherein each of the transistor element pairs 212_N1-212_NL includes a first transistor element (e.g., MN_1, . . . , or MN_L) and a second transistor element (e.g., MN′_1 , . . . , or MN′_L). Therefore, regarding the output stage 208_1, the current passing through a corresponding conductive load (e.g., the inductor L1) has a maximum value (i.e., the current I1 passing through the input stage 204_1 via the selecting stage 206_1) when all of the first transistor elements M1_1-M1_K are turned on under the control of the first control signals D1_1-D1_K and all of the second transistor elements M1′_1-M1′_K are turned off under the control of the second control signals D1′_1-D1′_K. Similarly, regarding the output stage 208_N, the current passing through a corresponding inductive load (i.e., the inductor LN) has a maximum value (e.g., the current IN passing through the input stage 204_N via the selecting stage 206_N) when all of the first transistor elements MN_1-MN_K are turned on under the control of the first control signals DN_1-DN_K and all of the second transistor elements MN_1-MN′_K are turned off under the control of the second control signals DN′_1-DN′_K. As a person skilled in the art can readily understand operations of the output stages after reading above paragraphs directed to the output stages shown in FIG. 1, further description is therefore omitted here for brevity.

The signal amplification circuit 200 can operate under an operational mode being either a shared mode or a combo mode. The switching between the shared mode and the combo mode can be controlled by the selecting stages 206_1-206_N or the output stages 208_1-208_N. Assume that the selecting stages 206_1-206_N are used to control the operational mode of the signal amplification circuit 100. When only one of the selecting stages 206_1-206_N has turned-on transistor element(s), the signal amplification circuit 200 operates under the shared mode as only one of the output stages 208_1-208_N is allowed to be connected to a corresponding input stage. For example, the output port Pout—1 is coupled to a first radio signal processing system (e.g., a WiFi receiver/transmitter) and the output port Pout—N is coupled to a second radio signal processing system (e.g., a Bluetooth receiver/transmitter). When only the WiFi function of the multi-radio device is required to be active, at least one of the transistor elements MS_11-MS_1J included in the selecting stage 206_1 is turned on, whereas all transistor elements in the remaining selecting stages of the signal amplification circuit 200 are turned off. In addition, the gain of the enabled output stage 208_1 should be properly configured to meet the WiFi requirements. Similarly, when only the Bluetooth function of the multi-radio device is required to be active, at least one of the transistor elements MS_N1-MS_NI included in the selecting stage 206_N is turned on, whereas all of the transistor elements in the remaining selecting stages of the signal amplification circuit 200 are turned off. In addition, the gain of the enabled output stage 208_N should be properly configured to meet the requirements of the Bluetooth requirements.

However, when selecting stages of a plurality of specific amplifier blocks in the signal amplification circuit 200 couple corresponding input stages of the specific amplifier blocks to corresponding output stages of the specific amplifier blocks concurrently, the signal amplification circuit 200 operates under the combo mode as more than one output stage is allowed to be connected to its corresponding input stage at the same time. For example, when both of the WiFi function and Bluetooth function of the multi-radio device are required to be active, at least one of the transistor elements MS_11-MS_1J in the selecting stage 206_1 and at least one of the transistor elements MS_N1-MS_NI in the selecting stage 206_N are turned on at the same time, whereas all of the transistor elements in the remaining selecting stages of the signal amplification circuit 200 are turned off. In addition, the gains of the concurrently enabled output stages 208_1 and 208_N should be properly configured to meet the requirements. It should be noted that the signal amplification circuit 200 is capable of providing high isolation for concurrently enabled output stages due to the fact that a plurality of independent/individual input stages are implemented therein.

As mentioned above, an output stage of an amplifier block is enabled when at least one transistor element of a selecting stage in the same amplifier is turned on. Besides, the transconductance of an input stage in the same amplifier can be also controlled by the selecting stage. Please note that the transconductance of an input stage depends on the number of turned-on transistor elements of the input stage. As can be seen from FIG. 2, each transistor element in an input stage is coupled to a transistor element of a selecting stage through a series connection. Therefore, the number of turned-on transistor elements in the selecting stage decides the number of turned-on transistor element of the input stage. To put it another way, the number of turned-on transistor elements in the selecting stage sets the transconductance of the input stage. Briefly summarized, when an output stage in an amplifier block is required to be enabled for generating a processed signal, each of the transistor elements in a selecting stage of the same amplifier block is selectively turned on or turned off to thereby control a transconductance of an input stage in the same amplifier block, wherein at least one of the transistor elements in the selecting stage should be turned on.

Moreover, to achieve low noise figure, the input impedance of the input stages viewed from the matching network 210 should be constant. Assume that transistor elements in all of the input stages 204_1-204_N have the same size. Therefore, the number of turned-on transistor elements in all of the input stages 204_1-204_N can be fixed when the number of enabled output stages in the amplifier blocks 202_1-202_N is changed. More specifically, the number of turned-on transistor elements in all of the input stages 204_1-204_N is fixed, regardless of the number of enabled output stages in the amplifier blocks 202_1-202_N. In this way, as the sufficient transconductance can be set without changing the number of enabled output stages in the amplifier blocks 202_1-202_N, the input matching can satisfy all operational modes of the signal amplification circuit 200.

In an alternative design, the output stages 208_1-208_N may be used to control the operational mode of the signal amplification circuit 200. In other words, in addition to setting the gain applied to a signal passing therethrough, each of the output stages 208_1-208_N is further arranged to determine if a processed signal is allowed to be generated at a corresponding output port, and therefore control whether the output stage should be enabled. Taking the output stage 208_1 for example, if the output stage 208_1 is required to be enabled for generating the corresponding processed signal VOUT_1, the output stage 208_1 is enabled by making each of the transistor element pairs 212_11-212_1K have one turned-on transistor element and one turned-off transistor element. However, if the output stage 208_1 is not required to be enabled for generating the corresponding processed signal VOUT_1, the output stage 208_1 is disabled by turning off both of the first transistor element and the second transistor element included in each of the transistor element pairs 212_11-112_1K. As a result, all of the transistor elements MS_11-MS_1J will be turned off regardless of the voltage levels of the control voltages VSW—l 1-VSW—1J. In one exemplary design, a control voltage applied to each transistor element included in the selecting stages 206_1 -206_N is at a high logic level, and the output stages 208_1-208_N control the signal amplification circuit 200 to operate under the shared mode or combo mode by setting the first control signals M1_1-M1_K, . . . , and MN_1-MN_K and the second control signals M1′_1-M1′_K, . . . , and MN′_1-MN′_L. For example, when only the WiFi function of the multi-radio device is required to be active (i.e., the signal amplification circuit 200 should operate under the shared mode), the output stage 208_1 is enabled, whereas all of the output stages in the remaining amplifier blocks are disabled. In addition, the gain of the enabled output stage 208_1 should be properly configured to meet the WiFi requirements. Similarly, when only the Bluetooth function of the multi-radio device is required to be active (i.e., the signal amplification circuit 200 should operate under the shared mode), the output stage 208_N is turned on, whereas all of the output stages in the remaining amplifier blocks are disabled. In addition, the gain of the enabled output stage 208_N should be properly configured to meet the Bluetooth requirements. However, when both of the WiFi function and Bluetooth function of the multi-radio device are required to be active (i.e., the signal amplification circuit 200 should operate under the combo mode), the output stages 208_1 and 208_N are both enabled at the same time, whereas all of the output stages in the remaining amplifier blocks are disabled. In addition, the gains of the concurrently enabled output stages 208_1 and 208_N should be properly configured to meet the requirements.

FIG. 3 is a diagram illustrating a third exemplary implementation of a signal amplification circuit according to the present invention. Similar to the exemplary signal amplification circuit 100 shown in FIG. 1, the exemplary signal amplification circuit 300 is for processing an input signal VIN to be received or transmitted. That is, the signal amplification circuit 300 can be part of a receiver or a transmitter. In this exemplary implementation, the signal amplification circuit 300 includes an amplifier block 301 and a matching network 306. The amplifier block 301 includes, but is not limited to, an input stage 302 and a plurality of output stages 304_1-304_N. The matching network 306 is coupled between an input port Pin of the signal amplification circuit 300 and an input node Nin of the input stage 302, and implemented for providing desired impedance matching. The input signal VIN is received by the input node Nin of the input stage 302 via the matching network 306 and an AC coupling capacitor C, and then processed by the input stage 302 according to a transconductance of the input stage 302. As shown in FIG. 3, the input stage 302 includes a plurality of transistor elements M′_1-M′_N coupled to a plurality of output nodes Nout—1-Nout—N, respectively. More specifically, regarding each of the transistor elements M_1′-M′_N, a control terminal is coupled to the input node Nin, a first connection terminal is coupled to an output node Nout—1, . . . , or Nout—N of the input stage 302, and a second connection terminal is coupled to a reference voltage (e.g., the ground voltage GND). Therefore, second connection terminals of the transistor elements M_1′-M′_N are coupled to each other. It should be noted that the number of the implemented transistor elements M_1′-M′_N can be adjusted according to the actual design consideration. In one exemplary embodiment, the transistor elements M_1′-M′_N have the same size. Thus, when the signal amplification circuit 300 operates under a shared mode, the input impedance viewed by the matching network 306 is constant. For example, the input signal VIN is converted into an intermediate signal I1 at the output node Nout—1 of the input stage 302 when the transistor element M′_1 is turned on, and the input signal VIN is converted into an intermediate signal IN at the output node Nout—N of the input stage 302 when the transistor element M′_N is turned on, wherein I1 is equal to IN due to the transistor elements M′_1 and M′_N with the same size.

The output stages 304_1-304_N are coupled to a plurality of output ports Pout—1 -Pout—N of the signal amplification circuit 300, respectively, and are arranged to generate a plurality of processed signals VOUT_1 -VOUT_N, respectively. As shown in FIG. 3, the output stages 304_1 -304_N are directly connected to output nodes Nout—l -Nout—N of the input stage 302, respectively. Each of the output stages 304_1 -304_N generates a corresponding processed signal to a corresponding output port according to a gain and a signal derived from an intermediate signal of a coupled input stage when the output stage is enabled. In this exemplary implementation, each output stage includes a plurality of transistor elements. As can be seen from FIG. 3, the output stage 304_1 includes a plurality of transistor element pairs 308_11-308_1K, wherein each of the transistor element pairs 308_11-308_1K includes a first transistor element (e.g., M1_1, . . . , or M1_K) and a second transistor element (e.g., M1′_1, . . . , or M1′_K). Similarly, the output stage 304_N includes a plurality of transistor element pairs 308_N1-308_NL, wherein each of the transistor element pairs 308_N1-308_NL includes a first transistor element (e.g., MN_1, . . . , or MN_L) and a second transistor element (e.g., MN′_1, . . . , or MN′_L). The first transistor elements M1_1-M1_K, . . . , and MN1-MN_L have control terminals for receiving first control signals D1_1-D1_K, . . . , and DN_l -DN_L, first connection terminals coupled to the corresponding output ports P—out—l -Pout—N, and second connection terminals coupled to corresponding output nodes Nout—l -Nout—N of the input stage 302; in addition, the second transistor elements M1′_1-M1′_K, . . . , and MN′_1-MN′_L have control terminals for receiving second control signals D1′_1-D1′_K, . . . , and DN′_1 -DN′_L, first connection terminals coupled to a reference voltage (e.g., the supply voltage VDD), and second connection terminals coupled to corresponding output nodes Nout—1-Nout—N of the input stage 302. Therefore, regarding the output stage 304_1, the current passing through a corresponding inductive load (i.e., the inductor L1) has a maximum value (i.e., the current I1 passing through the transistor element M′_1 of the input stage 302) when all of the first transistor elements M1_1-M1_K are turned on under the control of the first control signals D1_1-D1_K and all of the second transistor elements M1′_1-M1′_K are turned off under the control of the second control signals D1′_1-D1′_K. Similarly, regarding the output stage 304_N, the current passing through a corresponding inductive load (i.e., the inductor LN) has a maximum value (e.g., the current IN passing through the transistor element M′_N of the input stage 302) when all of the first transistor elements MN_1-MN_K are turned on under the control of the first control signals DN′_1-DN′_K and all of the second transistor elements MN′_1-MN′_K are turned off under the control of the second control signals DN′_1-DN′_K. As a person skilled in the art can readily understand operations of the output stages 304_1-304_N after reading above paragraphs directed to the output stages shown in FIG. 1, further description is omitted here for brevity.

In addition to setting the gain applied to a signal passing therethrough, each of the output stages 304_1-304_N is arranged to further control if a processed signal is allowed to be generated at a corresponding output port, and therefore control whether the output stage should be enabled. That is, the output stages 304_1-304_N also control the operation of the signal amplification circuit 300 under the shared mode. More specifically, a plurality of specific output stages included in the output stages 304_1-304_N are enabled in a time-division manner. Taking the output stage 304_1 for example, if the output stage 304_1 is required to be enabled for generating the corresponding processed signal VOUT_1, the output stage 304_1 is enabled by making each of the transistor element pairs 308_11-308_1K have one turned-on transistor element and one turned-off transistor element; however, if the output stage 304_1 is not required to be enabled for generating the corresponding processed signal VOUT_1, the output stage 304_1 is disabled by turning off both of the first transistor element and the second transistor element included in each of the transistor element pairs 308_11-308_1K. As a result, when the output stage 304_1 is disabled, the transistor element M′_1 in the input stage 302 will be turned off regardless of the voltage level of the input signal VIN.

Suppose that the output port Pout—1 is coupled to a first radio signal processing system (e.g., a WiFi receiver/transmitter) and the output port Pout—N is coupled to a second radio signal processing system (e.g., a Bluetooth receiver/transmitter). When only the WiFi function of the multi-radio device is required to be active, the output stage 304_1 is enabled, whereas the remaining output stages in the signal amplification circuit 300 are disabled. In addition, the gain of the enabled output stage 304_1 should be properly configured to meet the WiFi requirements. Similarly, when only the Bluetooth function of the multi-radio device is required to be active, the output stage 304_N is turned on, whereas the remaining output stages in the signal amplification circuit 300 are disabled. In addition, the gain of the enabled output stage 304_N should be properly configured to meet the Bluetooth requirements. If the output stages 304_1 and 304_N are enabled alternately under the shared mode, the signal amplification circuit 300 refers to the input signal VIN to generate the processed signal VOUT_1 for WiFi connection and the other processed signal VOUT_N for Bluetooth connection alternately.

FIG. 4 is a diagram illustrating a fourth exemplary implementation of a signal amplification circuit according to the present invention. The circuit configuration of the exemplary signal amplification circuit 400 is similar to that of the exemplary signal amplification circuit 300. The major difference is that the amplifier block 401 further includes a plurality of feedback elements coupled to the output ports VOUT_1-VOUT_N, respectively. More specifically, each of feedback elements is coupled between a specific output port and the input node Nin of the input stage 302, and used for feeding a specific processed signal generated at the specific output port to the input node Nin of the input stage 302 when a specific output stage coupled to the specific port is enabled. In addition, an AC coupling capacitor CF is placed between the input stage 302 and the feedback elements 402_1-402_N. Please note that a feedback element may be implemented by an active feedback element or a resistive feedback element. In a case where the output port Pout—1 is coupled to a WiFi receiver/transmitter and the output port Pout—N is coupled to a Bluetooth receiver/transmitter, the feedback element 402_N is an active feedback element, including a transistor element MFN, a resistor RN, and a switch SWN, as the WiFi application allows more current consumption, wherein the switch SWNis switched on only when the coupled output stage 304_1 of the signal amplification circuit 400 operating under a shared mode is enabled. Additionally, regarding the feedback element 402_1, it is a resistive element, including a resistor R1 and a switch SW1, as the Bluetooth application allows less current consumption, wherein the switch SW1 is switched on only when the coupled output stage 304_N of the signal amplification circuit 400 operating under the shared mode is enabled.

With the feedback elements implemented in the signal amplification circuit 400, the input matching performance can be improved greatly. For example, a wider input frequency range can be covered by the signal amplification circuit 400. In a case where the matching network 306 is shared between a transmitting circuit and a receiving circuit which has the feedback elements 402_1-402_N, the output stages 304_1 -304_N and the input stage 302 included therein, the transmitting circuit therefore outputs a transmitting signal via the matching network 306. Please refer to FIG. 5 in conjunction with FIG. 4. FIG. 5A is a simplified diagram illustrating a portion of a transceiver with a matching network shared between a transmitting circuit and a receiving circuit according to one exemplary design of the present invention. As shown in the figure, the transmitting circuit and the receiving circuit of the transceiver have a single-ended configuration, and there are inductors acting as output loads of the transmitting circuit. For example, according to actual design consideration, the transformers 502 and 504 shown in FIG. 5A may be transformer-based balanced-to-unbalanced (balun) circuits implemented for impedance matching and balanced-to-unbalanced/ unbalanced-to-balanced conversion to thereby generate a balanced (differential) signal according to an unbalanced (single-ended) signal and generate an unbalanced (single-ended) signal according to a balanced (differential) signal. However, using balun circuits in the transceiver and realizing balun circuits by transformers is for illustrative purposes only, and is not meant to be a limitation of the present invention. The transmitting signal TX_IN is outputted via the transformers 502 and 504 as inductors in the transformers 502 and 504 serve as output loads of the transmitting circuit. In general, the design of the receiving circuit requires the impedance matched to a desired value for achieving the optimal receiving performance, but the design of the transmitting circuit requires the impedance deviated from the desired value for achieving the optimal transmitting performance. Therefore, the matching network 306 may be particularly designed to meet the requirements of the transmitting circuit. When the receiving circuit operates, at least one of the aforementioned feedback elements 402_1-402_N can be used to improve the input matching to meet the requirements of the receiving circuit. In this way, both of the receiving circuit and the transmitting circuit sharing the same matching network can have the optimal performance. By way of example, but not limitation, the transmitting circuit may be realized using the circuit configuration shown in FIG. 2/FIG. 3 when the exemplary design shown in FIG. 5A is employed by the transceiver.

FIG. 5B is a simplified diagram illustrating a portion of a transceiver with a matching network shared between a transmitting circuit and a receiving circuit according to another exemplary design of the present invention. The major difference between the exemplary designs in FIG. 5B and FIG. 5A is that the transistors with gate electrodes used for receiving the transmitting signal TX_IN have drain electrodes coupled to each other. By way of example, but not limitation, the transmitting circuit may be realized using the circuit configuration shown in FIG. 1 when the exemplary design shown in FIG. 5B is employed by the transceiver. As a person skilled in the art can readily understand technical features of the exemplary design shown in FIG. 5B after reading above paragraph directed to the exemplary design shown in FIG. 5A, further description is omitted here for brevity.

As mentioned above, each of the feedback elements 402_1-402_N can be properly designed to adjust the input matching. In an alternative design, the signal amplification circuit 400 shown in FIG. 4 may operate under a combo mode due to the implemented feedback elements 402_1-402_N. For example, the input matching is constant no matter how many output stages are enabled concurrently. In this way, the signal amplification circuit 400 has a low noise figure.

In the exemplary implementation shown in FIG. 4, each output port of the signal amplification circuit 400 is coupled to one feedback element. However, to save power consumption, some of the feedback elements 402_1-402_N may be omitted. FIG. 6 is a diagram illustrating a fifth exemplary implementation of a signal amplification circuit according to the present invention. Compared with the amplifier block 401 shown in FIG. 4, the amplifier block 601 has only one feedback element 602, including a transistor element MF, a resistor R and a switch SW. For example, the output port Pout—1 is coupled to a first radio signal processing system (e.g., a WiFi receiver/transmitter) and the output port Pout—N is coupled to a second radio signal processing system (e.g., a Bluetooth receiver/transmitter). Therefore, only the WiFi receiver/transmitter adopts the signal feedback for enhancing the input matching when enabled in the signal amplification circuit 600 which operates under the shared mode.

In above exemplary embodiments, each of the signal amplification circuits 100, 200, 300, 400, and 600 has a single-ended configuration. However, this is for illustrative purposes only. That is, the same conception of the present invention may be applied to a differential signal amplification circuit. For example, the balun circuit 502/504 may be employed to convert an unbalanced input (i.e., a single-ended input) into a balanced input (i.e., a differential input) having a positive signal (e.g., VIN+) and a negative signal (e.g., VIN−), wherein each of the positive signal and the negative signal acts as an input signal fed into one proposed exemplary signal amplification circuit of the present invention. In addition, the input stages of the signal amplification circuits 100, 200, 300, 400, and 600 should be properly modified to make the modified signal amplification circuit operate under a differential mode. For example, a degeneration inductor Ldeg is added to the input stage, and has one end coupled to a reference voltage (e.g., VDD or GND) and the other end coupled to all of the transistor element device(s) included in the input stage. FIG. 7 shows an exemplary implementation of an input stage used in a differential signal amplification circuit according to the present invention. By way of example, but not limitation, the input stage 102 shown in FIG. 1 may be replaced by the input stage 700 which receives a positive signal VIN+ of a differential input.

Please note that above-mentioned exemplary signal amplification circuits are for illustrative purposes only. For example, the circuit components indicated by the same reference numeral, the same component name or the same circuit symbol in different signal amplification circuits do not imply that the circuit components in different signal amplification circuits are required to be exactly the same. By way of example, but not limitation, the matching networks 108, 210 and 306 may be realized by the same matching circuit structure (e.g., an LC-based matching network) or different matching circuit structures; similarly, the output stages 106_1, 208_1 and 304-1 (or 106_N, 208_N and 304-N) may be realized by the same output stage structure or different output stage structures. In other words, modifications made to above-mentioned exemplary signal amplification circuits without departing from the spirit of the present invention are feasible.

Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims

1. A signal amplification circuit for processing an input signal, comprising:

an input stage, having an input node for receiving the input signal and an output node for outputting an intermediate signal;
a plurality of output stages, coupled to a plurality of output ports of the signal amplification circuit, respectively, wherein each of the output stages generates a corresponding processed signal to a corresponding output port according to a gain and the intermediate signal when enabled; and
a selecting stage, arranged for selectively coupling the output node of the input stage to at least one of the output stages;
wherein the signal amplification circuit outputs a first number of processed signal(s) in response to the input signal when operated under a first operational mode, and the signal amplification circuit outputs a second number of processed signal(s) in response to the input signal when operated under a second operational mode, where the second number is different from the first number.

2. The signal amplification circuit of claim 1, wherein the first operational mode is a shared mode; the second operational mode is a combo mode; when the signal amplification circuit is operated under the shared mode, the signal amplification circuit outputs one processed signal only; and when the signal amplification circuit is operated under the combo mode, the signal amplification circuit outputs a plurality of processed signals simultaneously.

3. The signal amplification circuit of claim 1, wherein switching between the first operational mode and the second operational mode is performed by the selecting stage.

4. The signal amplification circuit of claim 1, wherein switching between the first operational mode and the second operational mode is performed by the output stages.

5. The signal amplification circuit of claim 1, wherein each of the output stages comprises:

a plurality of transistor element pairs, each comprising: a first transistor element, having a control terminal for receiving a first control signal, a first connection terminal coupled to the corresponding output port, and a second connection terminal coupled to the selecting stage; and a second transistor element, having a control terminal for receiving a second control signal, a first connection terminal coupled to a reference voltage, and a second connection terminal coupled to the selecting stage.

6. The signal amplification circuit of claim 5, wherein regarding each of the output stages, the gain is set by controlling an on/off status of each transistor element included in the output stage.

7. A signal amplification circuit for processing an input signal, comprising:

a plurality of individual amplifier blocks, coupled to a plurality of output ports of the signal amplification circuit, respectively, wherein each of the individual amplifier blocks comprises: an input stage, having an input node for receiving the input signal; an output stage, coupled to a corresponding output port of the signal amplification circuit, wherein the output stage generates a corresponding processed signal to the corresponding output port according to a gain and a signal derived from an intermediate signal of the input stage when enabled; and a selecting stage, arranged for selectively coupling the input stage to the output stage;
wherein the signal amplification circuit outputs a first number of processed signal(s) in response to the input signal when operated under a first operational mode, and the signal amplification circuit outputs a second number of processed signal(s) in response to the input signal when operated under a second operational mode, where the second number is different from the first number.

8. The signal amplification circuit of claim 7, wherein the first operational mode is a shared mode; the second operational mode is a combo mode; when the signal amplification circuit is operated under the shared mode, the signal amplification circuit outputs one processed signal only; and when the signal amplification circuit is operated under the combo mode, the signal amplification circuit outputs a plurality of processed signals simultaneously.

9. The signal amplification circuit of claim 7, wherein switching between the first operational mode and the second operational mode is performed by selecting stages of the individual amplifier blocks.

10. The signal amplification circuit of claim 7, wherein switching between the first operational mode and the second operational mode is performed by output stages of the individual amplifier blocks.

11. The signal amplification circuit of claim 7, wherein the output stage comprises:

a plurality of transistor element pairs, each comprising: a first transistor element, having a control terminal for receiving a first control signal, a first connection terminal coupled to the corresponding output port, and a second connection terminal coupled to the selecting stage; and a second transistor element, having a control terminal for receiving a second control signal, a first connection terminal coupled to a reference voltage, and a second connection terminal coupled to the selecting stage.

12. The signal amplification circuit of claim 11, wherein the gain of the output stage is set by controlling an on/off status of each transistor element included in the output stage.

13. A signal amplification circuit for processing an input signal, comprising:

an input stage, having an input node for receiving the input signal and a plurality of output nodes;
a plurality of output stages, coupled to a plurality of output ports of the signal amplification circuit, respectively, wherein the output stages are directly connected to the output nodes of the input stage, respectively, and each of the output stages generates a corresponding processed signal to a corresponding output port according to a gain and a signal derived from an intermediate signal of the input stage when enabled; and
a plurality of feedback elements, coupled between the input node of the input stage and a plurality of specific output ports of the signal amplification circuit, for feeding processed signals generated at the specific output ports to the input node of the input stage when specific output stages respectively coupled to the specific output ports are enabled concurrently;
wherein the signal amplification circuit outputs a first number of processed signal(s) in response to the input signal when operated under a first operational mode, and the signal amplification circuit outputs a second number of processed signal(s) in response to the input signal when operated under a second operational mode, where the second number is different from the first number.

14. The signal amplification circuit of claim 13, wherein the first operational mode is a shared mode; the second operational mode is a combo mode;

when the signal amplification circuit is operated under the shared mode, the signal amplification circuit outputs one processed signal only; and when the signal amplification circuit is operated under the combo mode, the signal amplification circuit outputs a plurality of processed signals simultaneously.

15. The signal amplification circuit of claim 13, wherein switching between the first operational mode and the second operational mode is performed by the output stages.

16. The signal amplification circuit of claim 13, wherein each of the output stages comprises:

a plurality of transistor element pairs, each comprising: a first transistor element, having a control terminal for receiving a first control signal, a first connection terminal coupled to the corresponding output port, and a second connection terminal coupled to a corresponding output node of the input stage; and a second transistor element, having a control terminal for receiving a second control signal, a first connection terminal coupled to a reference voltage, and a second connection terminal coupled to the corresponding output node of the input stage.

17. The signal amplification circuit of claim 16, wherein regarding each of the output stages, the gain is set by controlling an on/off status of each transistor element included in the output stage.

18. A signal amplification method for processing an input signal, comprising:

utilizing an input node of an input stage for receiving the input signal, wherein the input stage comprises: a plurality of transistor elements, each having a control terminal coupled to the input node of the input stage and arranged to receive a same signal level of the input signal; and directly connecting a plurality of output stages to a plurality of output nodes of the input stage, respectively; wherein each of the output stages generates a corresponding processed signal according to a gain and a signal derived from an intermediate signal of the input stage when enabled; when a first output stage of the output stages is enabled, utilizing the first output stage to generate one processed signal to a first signal processing system rather than a second signal processing system; and when a second output stage of the output stages is enabled, utilizing the second output stage to generate another processed signal to the second signal processing system rather than the first signal processing system.

19. The signal amplification method of claim 18, further comprising:

enabling a plurality of specific output stages included in the output stages in a time-division manner.

20. The signal amplification method of claim 12, further comprising:

utilizing each of the output stages to control the gain of the output stage and control whether the output stage is enabled.
Patent History
Publication number: 20130043955
Type: Application
Filed: Oct 11, 2012
Publication Date: Feb 21, 2013
Applicant: MEDIATEK INC. (Hsin-Chu)
Inventor: MEDIATEK INC. (Hsin-Chu)
Application Number: 13/649,119
Classifications
Current U.S. Class: Having Different Configurations (330/311)
International Classification: H03F 3/04 (20060101);