RADIO FREQUENCY TRIPLER SYSTEMS AND METHODS THEREOF
This frequency tripler system uses a cascade of integrated transistor circuit differential limiting amplifiers and tunable notch filters that can directly serve one or more outputs, such as a direct clock or local oscillator drive. With this topology, filtering is distributed between two or more stages of differential limiting amplifiers and tunable notch filters. This enables suppression of smaller fundamental tone by the differential limiting amplifiers along with the tunable notch filters and yields a strong third harmonic signal to directly drive high performance mixers and digital-to-analog converters.
This technology generally relates to systems and methods for RF frequency tripling and, more particularly, to electronic frequency tripler systems having a cascade of differential limiting amplifiers and tunable filters to achieve tripled frequency with fundamental suppression to serve one or more outputs, such as a direct clock or local oscillator drive.
BACKGROUNDFrequency multipliers, such as frequency doublers and frequency triplers, are used to generate accurate and low-noise sources for many applications in radar and synthesizers. The inherent square law nonlinearity in semiconductor diode devices can be employed for the realization of frequency doublers which are reasonable efficient. However, when compared with frequency doublers, prior frequency triplers are generally very inefficient.
By way of example, a prior art frequency tripler or third harmonic generator 10 at microwave frequencies is illustrated in
Another type of prior art frequency tripler 12 with a doubler drive 14 and mixer 16 is illustrated in
Examples of this technology uses a cascade of integrated transistor technology differential limiting amplifiers and tunable notch filters to achieve third harmonic generation that can directly serve one or more outputs, such as a direct clock or local oscillator drive. With this technology, filtering is advantageously distributed between two or more stages of differential limiting amplifiers and tunable notch filters. Further, this technology enables effective suppression of fundamental signal or tone (f) by the differential limiting amplifiers along with the tunable notch filters while yielding a strong third harmonic signal to serve one or more outputs, such as drive mixers and digital-to-analog converters.
In one example, a frequency tripler system comprises a plurality of differential limiting amplifiers and tunable notch filters, where the first differential limiting amplifier generates odd harmonics along with a strong fundamental signal or tone (f) at an output. A first tunable notch filter attenuates the fundamental signal or tone (f) to a level smaller than a third harmonic signal into the second differential limiting amplifier. The second and subsequent differential limiting amplifiers operate in a way to suppress the gain of the fundamental signal or tone (f) with respect to the third harmonic signal. The second and subsequent tunable notch filter sections further attenuate the fundamental signal or tone (f) while passing out a triple frequency signal.
In another example, the differential limiting amplifiers in an exemplary frequency tripler system may have an source-coupled bipolar differential pair (or cascode) working with a notch filter comprising a spiral inductor L in series with a capacitor C to short circuit the fundamental tone and pass the third harmonic to the next stage. A higher order filter may have an additional series differentially tunable inductor in parallel with a capacitor C. With another example, the differential limiting amplifier in an exemplary frequency tripler system may have a source-coupled metal-oxide semiconductor differential pair (or cascode) working with a notch filter comprising a shunt spiral inductor L in series with a capacitor C to short circuit the fundamental signal or tone (f) and pass the third harmonic to the next stage, followed by a series section of parallel L and C.
An example of a frequency tripler system includes a cascade of a plurality of differential limiting amplifiers and a plurality of notch filters. One of the notch filters is coupled in series after each one of the plurality of differential limiting amplifiers. A first pair of one of the differential limiting amplifiers coupled in series with a first one of the plurality of notch filters is configured to generate a third harmonic signal with fundamental signal. Subsequent pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters are configured to pass the triple frequency signal and provide suppression of the fundamental signal. One or more last pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters each have an output configured to provide the triple frequency signal. Accordingly, with this unique configuration of the first and then subsequent stages, suppression levels greater than 80 dB can be achieve enabling outputs, such as a clock or local oscillator port, to be driven without external filters.
Another example of a method for making a frequency tripler system includes providing a plurality of differential limiting amplifiers and coupling one of a plurality of notch filters in series after each one of the plurality of differential limiting amplifiers. A first pair of a first one of the differential limiting amplifiers coupled in series with a first one of the plurality of notch filters is configured to generate to generate a third harmonic signal with fundamental signal. Subsequent pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters are configured to pass the triple frequency signal and provide suppression of the fundamental signal. One or more last pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters each have an output configured to provide the triple frequency signal.
An exemplary radio frequency tripler system 100 is illustrated in
Referring more specifically to
In second and subsequent stages or pairs comprising: the differential limiting amplifier 102(2) and the tunable notch filter 104(2); the differential limiting amplifier 102(3) and the tunable notch filter 104(3); and the differential limiting amplifier 102(4) and the tunable notch filter 104(4) in this example, the second and subsequent differential limiting amplifiers 102(2)-102(4) operate in a way to suppress the gain of the fundamental signal or tone (f) with respect to the third harmonic signal (3f). The last tunable notch filters 104(3)-104(4) in this example further attenuate the fundamental signal or tone (f) while passing out a triple frequency signal at one or more outputs 106(1)-106(2). In this example, active splitting is used to feed multiple outputs 106(1)-106(2), such as a DAC or a mixer, although this technology may be configured to have fewer or more outputs. Drive levels on the order of 1.5 Vp can be generated by this example to drive a 100 ohm or 200 ohm differential DAC and mixer local oscillator port. In this example, the second and subsequent stages or pairs are configured to pass the triple frequency signal and provide suppression of the fundamental signal relative to the third harmonic signal (3f) by desensitization. Accordingly, with these second and subsequent stages or pairs the suppression of the fundamental tone or signal (f) output by these second and subsequent stages or pairs is suppressed below the relative to the third harmonic signal (3f). In particular, in this example the differential limiting amplifier 102(1) or L1 (the second one) also operates in a mode that suppresses the fundamental signal or tone (f) further as illustrated with the exemplary delta between 3f and fin
With this example of the technology, filtering is advantageously distributed between two or more stages of differential limiting amplifiers 102(1)-102(4) and tunable notch filters 104(1)-104(4). Further, this technology enables effective suppression of fundamental signal or tone (f) by the differential limiting amplifiers 102(1)-102(4) along with the tunable notch filters 104(1)-104(4) while yielding a strong third harmonic signal (3f) to serve one or more outputs, such as drive mixers and digital-to-analog converters. As illustrated in this example, the exemplary frequency tripler system 100 uses a distributed approach to the filtering following limiting. The fundamental tone is suppressed (desensitized) by the third harmonic to give extra rejection along the chain or stages of the exemplary frequency tripler system 100.
Referring to
Referring more specifically to
In this example, the input terminals 112 are coupled across resistors 114(1)-114(2), which are coupled in series and each have matching resistance values, and are respectively coupled to the gates of MOS transistors 108(2) and 108(4). A gate of MOS transistor 108(5) is coupled between resistors 114(1)-114(2) and to the source of MOS transistor 108(5). A current source 118 is coupled to a source of transistor 108(5) and the drain of the MOS transistor 108(5) is coupled to ground.
The source of MOS transistors 108(2) and 108(4) are coupled, respectively, to one of the drains of MOS transistors 108(1) and 108(3). A gate of MOS transistors 108(1) and 108(3) are coupled to the capacitor 116 which is coupled to ground. A source of MOS transistors 108(1) and 108(3) are each coupled, respectively, to one of the spiral inductors 110(1)-110(2) which are coupled to a voltage source Vdd. An output Vo 120 is between the source of MOS transistors 108(1) and 108(3) and the spiral inductors 110(1)-110(2).
Referring to
In the example shown and described with reference to
Vo=k1Vin+k3Vin3+k5Vin5
It can be shown that the large-signal gain is more than the small signal gain. This property of the differential limiting amplifier 102(2) is very useful in achieving a large third harmonic swing while also achieving fundamental signal or tone suppression.
This desensing of the small signal (f) with respect to (3f) is represented by
Referring to
The first tunable notch filer 104(1) after differential limiting amplifier 102(1) acts to suppress the fundamental tone with respect to the third harmonic and each subsequent tunable notch filter 104(2)-104(4) in this example provides further suppression. The fundamental suppression is explained by the difference in gain between the small signal (f) and the large signal (3f) in a nonlinear differential limiting amplifier 102(1) as illustrated by way of example in
Another feature of examples of this technology is that the tunable notch filter 104(1) is passive and distortion free. Additionally, the tunable notch filter 104(1) in this example implements inductive tuning using tunable differential series inductors 124(1), 124(2), 132(1), and 132(2) which can effectively change the frequency response of the tunable notch filter 104(1), although again in other examples of this technology fixed notch filters may be used. This tuning broadens the response of the frequency tripler system 100 while providing sharp rejection characteristic R0, R1 etc. Differential element tuning is also done to improve the Q factor. A graph of fundamental suppression of an example of characteristics of an exemplary tunable notch filter is shown in
Referring more specifically to
In this example, the tunable notch section 122(1) comprises capacitors 126(1) and 126(2) coupled in series with and between spiral inductors 124(1) and 124(2) which are all coupled across the terminals 121, although the tunable notch section 122(1) could have other types and/or numbers of other elements in other configurations, such as with just fixed spiral inductor by way of example. The terminals 121 of tunable notch section 122(1) are coupled to the input terminals 127 of the tunable notch section 122(2).
The tunable notch section 122(2) comprises capacitors 134(1) and 134(2) which are each coupled in parallel with one of the spiral inductors 132(1) and 132(2) to form a differential tunable inductor device 137. One pair comprising the capacitor 134(1) coupled in parallel with spiral inductor 132(1) and the other pair comprising the capacitor 134(2) coupled in parallel with spiral inductor 132(2) are each, respectively, coupled in series between one of the input terminals 127 and one of the output terminals 133, although the tunable notch section 122(2) could have other types and/or numbers of other elements in other configurations, such as a fixed spiral inductor by way of example.
Referring to
Referring to
More specifically, an example of the tunable notch section 122(1) is shown
Additionally, an example of the tunable notch section 122(2) is shown in
In this example, a third conductor 136 comprising a tertiary pair of conductor coils is adjacent to, but spaced from (in this example below) both of the spiral inductors 132(1) and 132(2). For ease of illustration, the third conductor 136 is shown on the bottom portion of
Accordingly, as illustrated and described by way of the examples herein this technology provides an improved frequency tripler system that has a cascade of differential limiting amplifiers and tunable filters to achieve tripled frequency with effective fundamental signal or tone suppression to serve one or more outputs, such as a direct clock or local oscillator drive. Additionally, as illustrated and described herein examples of this technique can easily and cost effectively be implemented into integrated circuit technology.
Having thus described the basic concept of the invention, it will be rather apparent to those skilled in the art that the foregoing detailed disclosure is intended to be presented by way of example only, and is not limiting. Various alterations, improvements, and modifications will occur and are intended to those skilled in the art, though not expressly stated herein. These alterations, improvements, and modifications are intended to be suggested hereby, and are within the spirit and scope of the invention. Additionally, the recited order of processing elements or sequences, or the use of numbers, letters, or other designations therefore, is not intended to limit the claimed processes to any order except as may be specified in the claims. Accordingly, the invention is limited only by the following claims and equivalents thereto.
Claims
1. A frequency tripler system comprising:
- a plurality of differential limiting amplifiers;
- a plurality of notch filters, wherein one of the notch filters is coupled in series after each one of the plurality of differential limiting amplifiers; wherein a first pair of a first one of the differential limiting amplifiers coupled in series with a first one of the plurality of notch filters is configured to generate an output comprising a third harmonic signal with fundamental signal, wherein the third harmonic signal is stronger than the fundamental signal; wherein subsequent pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters are configured to pass the triple frequency signal and provide suppression of the fundamental signal relative to the third harmonic signal by desensitization; and wherein one or more last pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters each have an output configured to provide the triple frequency signal.
2. The system as set forth in claim 1 wherein one or more of the differential limiting amplifiers comprises a differential cascode.
3. The system as set forth in claim 1 wherein one or more of the differential limiting amplifiers comprises a bipolar source coupled pair.
4. The system as set forth in claim 1 wherein one or more of the differential limiting amplifiers comprises a MOS source coupled pair.
5. The system as set forth in claim 1 wherein one or more of the notch filters comprises a tunable notch filter.
6. The system as set forth in claim 5 wherein the tunable notch filter further comprises at least one tunable notch section comprising plus and minus side inductors that are equal in value to maintain symmetry, are each configured in a layout adjacent each other to each increase inductance in the other, and are varied by a common-control inductor that changes both the plus and minus spiral inductors simultaneously by equal amounts to form a tunable differential inductor device.
7. The system as set forth in claim 5 wherein the tunable notch filter further comprises:
- a first tunable notch section coupled to a second tunable notch section;
- wherein the first tunable section comprises a pair of first capacitors coupled in series to each other and between a pair of first spiral inductors; and
- wherein the second tunable section comprises: a first spiral inductor coupled in parallel with a first capacitor and which are both coupled in series between an inductor terminal of one of the pair of spiral inductors in the first tunable section and an output terminal of the second tunable section; a second spiral inductor coupled in parallel with a second capacitor and which are both coupled in series between an inductor terminal of another one of the pair of spiral inductors in the first tunable section and another output terminal of the second tunable section; and a tertiary pair of coils including a switch and a tap configured to bias the switch, the switch having a first switch position to electrically open the tertiary pair of coils and a second switch position to electrically close the tertiary pair of coils to reduce differential inductance, wherein the tertiary pair of coils is adjacent, but spaced from the first spiral conductor and the second spiral conductor.
8. A method for making a frequency tripler system, the method comprising:
- providing a plurality of differential limiting amplifiers;
- coupling one of a plurality of notch filters in series after each one of the plurality of differential limiting amplifiers; wherein a first pair of a first one of the differential limiting amplifiers coupled in series with a first one of the plurality of notch filters is configured to generate an output comprising a third harmonic signal with fundamental signal, wherein the third harmonic signal is stronger than the fundamental signal; wherein subsequent pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters are configured to pass the triple frequency signal and provide suppression of the fundamental signal relative to the third harmonic signal by desensitization; and
- wherein one or more last pairs of one of the other ones of the differential limiting amplifiers coupled in series with one of the other ones of the plurality of notch filters each have an output configured to provide the triple frequency signal.
9. The method as set forth in claim 8 wherein one or more of the differential limiting amplifiers comprises a differential cascode.
10. The method as set forth in claim 8 wherein one or more of the differential limiting amplifiers comprises a bipolar source coupled pair.
11. The method as set forth in claim 8 wherein one or more of the differential limiting amplifiers comprises a MOS source coupled pair.
12. The method as set forth in claim 8 wherein one or more of the notch filters comprises a tunable notch filter.
13. The method as set forth in claim 12 wherein the tunable notch filter further comprises providing at least one tunable notch section comprising plus and minus side inductors that are equal in value to maintain symmetry, are each configured in a layout adjacent each other to each increase inductance in the other, and are varied by a common-control inductor that changes both the plus and minus spiral inductors simultaneously by equal amounts to form a tunable differential inductor device.
14. The method as set forth in claim 12 wherein the tunable notch filter further comprises:
- a first tunable notch section coupled to a second tunable notch section;
- wherein the first tunable section comprises a pair of first capacitors coupled in series to each other and between a pair of first spiral inductors; and
- wherein the second tunable section comprises: a first spiral inductor coupled in parallel with a first capacitor and which are both coupled in series between an inductor terminal of one of the pair of spiral inductors in the first tunable section and an output terminal of the second tunable section; a second spiral inductor coupled in parallel with a second capacitor and which are both coupled in series between an inductor terminal of another one of the pair of spiral inductors in the first tunable section and another output terminal of the second tunable section; and a tertiary pair of coils including a switch and a tap configured to bias the switch, the switch having a first switch position to electrically open the tertiary pair of coils and a second switch position to electrically close the tertiary pair of coils to reduce differential inductance, wherein the tertiary pair of coils is adjacent, but spaced from the first spiral conductor and the second spiral conductor.
Type: Application
Filed: Aug 31, 2021
Publication Date: Mar 2, 2023
Inventor: Kathiravan Krishnamurthi (Westford, MA)
Application Number: 17/463,057