Of Electrically Active Species (epo) Patents (Class 257/E21.336)
-
Laser annealing apparatus, laser annealing method, and method for manufacturing semiconductor device
Patent number: 12136548Abstract: A laser annealing apparatus according to an embodiment includes a laser light source, an annealing optical system, a linear irradiation region along a Y-direction, a moving mechanism configured to change a relative position of the irradiation region with respect to the substrate along an X-direction, an illumination light source configured to generate illumination light for illuminating the substrate along a third direction, and a detector configured to detect detection light reflected, in a fourth direction, on the substrate illuminated by the illumination light so as to photograph an annealed part of the substrate in a linear field of view along the Y-direction. In a YZ-plane view, the third direction is inclined from the vertical direction and the fourth direction is inclined from the vertical direction.Type: GrantFiled: December 13, 2023Date of Patent: November 5, 2024Assignee: JSW AKTINA SYSTEM CO., LTD.Inventors: Kenichi Ohmori, Suk-Hwan Chung, Ryosuke Sato, Nobuo Oku -
Patent number: 12107130Abstract: A semiconductor device includes a semiconductor substrate having a first dopant and a second dopant. A covalent atomic radius of a material of the semiconductor substrate is i) larger than a covalent atomic radius of the first dopant and smaller than a covalent atomic radius of the second dopant, or ii) smaller than the covalent atomic radius of the first dopant and larger than the covalent atomic radius of the second dopant. The semiconductor device further includes a semiconductor layer on the semiconductor substrate and semiconductor device elements in the semiconductor layer. A vertical concentration profile of the first dopant decreases along at least 80% of a distance between an interface of the semiconductor substrate and the semiconductor layer to a surface of the semiconductor substrate opposite to the interface.Type: GrantFiled: April 21, 2021Date of Patent: October 1, 2024Assignee: Infineon Technologies AGInventors: Ingo Muri, Johannes Konrad Baumgartl, Oliver Hellmund, Jacob Tillmann Ludwig, Iris Moder, Thomas Neidhart, Gerhard Schmidt, Hans-Joachim Schulze
-
Patent number: 12094714Abstract: A semiconductor device includes a doped substrate, a barrier layer, a channel layer, a doped semiconductor structure, and the conductive structure. The barrier layer is disposed on the doped substrate. The channel layer is disposed between the doped substrate and the barrier layer, in which a bandgap of the barrier layer is greater than a bandgap of the channel layer. The doped semiconductor structure is embedded in the doped substrate, in which the doped substrate and the doped semiconductor structure have different polarities, so as to form a diode therebetween. The conductive structure is disposed over the doped substrate and makes contact with the doped semiconductor structure, in which the conductive structure extends from the doped semiconductor structure to a position higher than the channel layer and the barrier layer.Type: GrantFiled: April 1, 2022Date of Patent: September 17, 2024Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.Inventors: Qiyue Zhao, Chuan He
-
Patent number: 12062579Abstract: A method and apparatus for the formation of a metal-oxide semiconductor FET (MOSFET) device is disclosed herein. The method of formation includes the utilization of a silicon-germanium seed layer deposited over an n-channel metal-oxide semiconductor (NMOS) device and a p-channel metal-oxide semiconductor (PMOS) device. The seed layer may be one seed layer deposited over both the NMOS source/drain regions and the PMOS source/drain regions or two doped seed layers wherein a first doped seed layer is deposited over the PMOS source/drain regions and a second doped seed layer is deposited over the NMOS source/drain regions. The seed layer enables simultaneous formation of a silicide over both the PMOS source/drain regions and the NMOS source/drain regions. The silicide formation consumes the seed layer and forms a silicide layer which varies in composition depending upon the composition of the absorbed seed layer.Type: GrantFiled: October 30, 2020Date of Patent: August 13, 2024Assignee: Applied Materials, Inc.Inventor: Xuebin Li
-
Patent number: 12046473Abstract: Disclosed herein are methods for backside wafer dopant activation using a low-temperature ion implant. In some embodiments, a method may include forming a semiconductor device atop a first main side of a substrate, and performing a low-temperature ion implant to a second main side of the substrate, wherein the first main side of the substrate is opposite the second main side of the substrate. The method may further include performing a second ion implant to the second main side of the substrate to form a collector layer.Type: GrantFiled: June 25, 2021Date of Patent: July 23, 2024Assignee: Applied Materials, Inc.Inventors: Qintao Zhang, Samphy Hong, Vittoriano Ruscio, Wei Zou, David J. Lee
-
Patent number: 12030775Abstract: An apparatus for supplying gas includes: an ion chamber; and a gas supply unit connected to the ion chamber, wherein the gas supply unit includes: a case having an internal space; an inactive gas supply unit connected to the ion chamber; and a hydrogen gas supply unit installed inside or outside of the case, wherein the hydrogen gas supply unit includes: a hydrogen gas generator generating hydrogen gas; a controller connected to the hydrogen gas generator; a dehumidifying filter connected to the controller and removing moisture from the hydrogen gas; and a purifying filter connected to the dehumidifying filter and removing an impurity from the hydrogen gas, wherein the hydrogen gas generator is configured to generate the hydrogen gas through a chemical reaction between a reactant and a hydrogen-containing solid raw material.Type: GrantFiled: March 22, 2021Date of Patent: July 9, 2024Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Sang Jin Lee, Young Kwon Kim, Ungi Bak, Jonghyun Lee, Ui Yong Jung
-
Patent number: 12027584Abstract: A transistor structure including a substrate, a gate structure, first pocket doped regions, second pocket doped regions, and source/drain extension regions, and source/drain regions is provided. The gate structure is located on the substrate. The first pocket doped regions are located in the substrate aside the gate structure. A dopant of the first pocket doped region includes a group IVA element. The second pocket doped regions are located in the substrate aside the gate structure. A depth of the second pocket doped region is greater than a depth of the first pocket doped region. The source/drain extension regions are located in the first pocket doped regions. The source/drain regions are located in the substrate aside the gate structure. The source/drain extension region is located between the source/drain region and the gate structure.Type: GrantFiled: June 30, 2022Date of Patent: July 2, 2024Assignee: MACRONIX International Co., Ltd.Inventors: Jeng Hwa Liao, Zong-Jie Ko, Hsing-Ju Lin, Jung-Yu Shieh, Ling-Wuu Yang
-
Patent number: 11955482Abstract: Integrated circuit structures having high phosphorous dopant concentrations are described. In an example, an integrated circuit structure includes a fin having a lower fin portion and an upper fin portion. A gate stack is over the upper fin portion of the fin, the gate stack having a first side opposite a second side. A first source or drain structure includes an epitaxial structure embedded in the fin at the first side of the gate stack. A second source or drain structure includes an epitaxial structure embedded in the fin at the second side of the gate stack. Each of the epitaxial structures of the first and second source or drain structures includes silicon and phosphorous, the phosphorous having an atomic concentration in a core region of the silicon greater than an atomic concentration in a peripheral region of the silicon.Type: GrantFiled: May 18, 2020Date of Patent: April 9, 2024Assignee: Intel CorporationInventors: Robert Ehlert, Timothy Jen, Alexander Badmaev, Shridhar Hegde, Sandrine Charue-Bakker
-
Patent number: 11881404Abstract: A method of forming a doped gallium nitride (GaN) layer includes providing a substrate structure, including a gallium nitride layer, forming a dopant source layer over the gallium nitride layer, and depositing a capping structure over the dopant source layer. The method also includes annealing the substrate structure to diffuse dopants into the gallium nitride layer, removing the capping structure and the dopant source layer, and activating the diffused dopants.Type: GrantFiled: February 10, 2021Date of Patent: January 23, 2024Assignee: QROMIS, INC.Inventors: Ozgur Aktas, Vladimir Odnoblyudov, Cem Basceri
-
Patent number: 11834739Abstract: Graphene printing is disclosed. A disclosed example graphene printing apparatus includes a gas source to cause a graphene precursor gas to flow across a surface of a substrate, and a localized heat source to locally heat portions of the surface to cause graphene to grow at the portions of the surface based on a printing pattern.Type: GrantFiled: June 13, 2018Date of Patent: December 5, 2023Assignee: Hewlett-Packard Development Company, L.P.Inventors: Robert Ionescu, Helen A Holder, Ning Ge, Jarrid Wittkopf
-
Patent number: 11676867Abstract: Methods of manufacturing a semiconductor structure are provided. One of the methods includes the following operations. A substrate is received, and the substrate includes a first conductive region and a second conductive region. A first laser anneal is performed on the first conductive region to repair lattice damage. An amorphization is performed on the first conductive region and the second conductive region to enhance silicide formation to a desired phase transformation in the subsequent operations. A pre-silicide layer is formed on the substrate. A thermal anneal is performed to the substrate to form a silicide layer from the pre-silicide layer. A second laser anneal is performed on the first conductive region and the second conductive region.Type: GrantFiled: August 9, 2021Date of Patent: June 13, 2023Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.Inventors: Chun Hsiung Tsai, Cheng-Yi Peng, Ching-Hua Lee, Clement Hsingjen Wann, Yu-Ming Lin
-
Patent number: 11646372Abstract: A Vertical Field Effect Transistor (VFET) and/or a one transistor dynamic random access memory 1T DRAM that has a substrate with a horizontal substrate surface, a source disposed on the horizontal substrate surface, a drain, and a channel. The channel has a channel top, a channel bottom, a first channel side, a second channel side, and two channel ends. The channel top is connected to the drain. The channel bottom is connected to the source. The channel is vertical and perpendicular to the substrate surface. A first gate stack interfaces with the first channel side and a second gate stack interfaces with the second channel side. A single external gate connection electrically connects the first gate stack and the second gate stack A gate bias (voltage) applied on the single external gate connection biases the first channel side in accumulation and biases the second channel side in inversion. The first gate stack is made of a first high-k dielectric layer and a first gate metal layer.Type: GrantFiled: September 19, 2020Date of Patent: May 9, 2023Assignee: International Business Machines CorporationInventors: Alexander Reznicek, Karthik Balakrishnan, Bahman Hekmatshoartabari, Clint Jason Oteri
-
Patent number: 11450741Abstract: The present disclosure relates generally to doping for conductive features in a semiconductor device. In an example, a structure includes an active region of a transistor. The active region includes a source/drain region, and the source/drain region is defined at least in part by a first dopant having a first dopant concentration. The source/drain region further includes a second dopant with a concentration profile having a consistent concentration from a surface of the source/drain region into a depth of the source/drain region. The consistent concentration is greater than the first dopant concentration. The structure further includes a conductive feature contacting the source/drain region at the surface of the source/drain region.Type: GrantFiled: March 15, 2021Date of Patent: September 20, 2022Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.Inventors: Su-Hao Liu, Huicheng Chang, Chia-Cheng Chen, Liang-Yin Chen, Kuo-Ju Chen, Chun-Hung Wu, Chang-Miao Liu, Huai-Tei Yang, Lun-Kuang Tan, Wei-Ming You
-
Patent number: 10529786Abstract: A thin-film transistor includes an active layer, a gate electrode, a source electrode and a drain electrode. The gate electrode overlaps the active layer. The source electrode and the drain electrode are connected to the active layer. The active layer includes a source region connected to the source electrode, a drain region connected to the drain electrode, a channel region overlapping with the gate electrode, a first resistive region between the source region and the channel region, and a second resistive region between the drain region and the channel region. The length of the first resistive region is larger than the length of the second resistive region.Type: GrantFiled: July 6, 2017Date of Patent: January 7, 2020Assignee: LG Display Co., Ltd.Inventors: HyungJin Bang, MinHo Shin, ByungJun Lim
-
Patent number: 9601486Abstract: There is set forth herein a field effect transistor (FET) configured as an ESD protection device. In one embodiment, the FET can be configured to operate in a snapback operating mode. The FET can include a semiconductor substrate, a gate formed on the substrate and a dummy gate formed on the substrate spaced apart from the gate.Type: GrantFiled: May 17, 2016Date of Patent: March 21, 2017Assignee: GLOBALFOUNDRIES Inc.Inventors: Jagar Singh, Andy Wei, Mahadeva Iyer Natarajan, Manjunatha Prabhu, Anil Kumar
-
Patent number: 9159810Abstract: In doping a non-planar semiconductor device, a substrate having a non-planar semiconductor body formed thereon is obtained. A first ion implant is performed in a region of the non-planar semiconductor body. The first ion implant has a first implant energy and a first implant angle. A second ion implant is performed in the same region of the non-planar semiconductor body. The second ion implant has a second implant energy and a second implant angle. The first implant energy may be different from the second implant energy. Additionally, the first implant angle may be different from the second implant angle.Type: GrantFiled: August 22, 2012Date of Patent: October 13, 2015Assignee: ADVANCED ION BEAM TECHNOLOGY, INC.Inventors: Daniel Tang, Tzu-Shih Yen
-
Patent number: 9034714Abstract: A method of fabricating a semiconductor device includes providing a dummy gate insulation film formed on a substrate, the dummy gate insulation film including a first material and providing a spacer formed at least one side of the gate insulation film, the spacer including the first material, removing the first material included in the dummy gate insulation film by a first process, removing the dummy gate insulation film from which the first material has been removed by a second process different from the first process, and sequentially forming a gate insulation film and a gate electrode structure on the substrate.Type: GrantFiled: August 27, 2013Date of Patent: May 19, 2015Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Seok-Jun Won, Hyung-Suk Jung
-
Patent number: 9023720Abstract: After formation of a silicon Fin part on a silicon substrate, a thin film including an impurity atom which becomes a donor or an acceptor is formed so that a thickness of the thin film formed on the surface of an upper flat portion of the silicon Fin part becomes large relative to a thickness of the thin film formed to the surface of side wall portions of the silicon Fin part. A first diagonal ion implantation from a diagonal upper direction to the thin film is performed and subsequently a second diagonal ion implantation is performed from an opposite diagonal upper direction to the thin film. Recoiling of the impurity atom from the inside of the thin film to the inside of the side wall portions and to the inside of the upper flat portion is realized by performing the first and second diagonal ion implantations.Type: GrantFiled: August 25, 2011Date of Patent: May 5, 2015Assignee: Sen CorporationInventors: Genshu Fuse, Michiro Sugitani
-
Patent number: 8741720Abstract: A semiconductor device and method to form a semiconductor device is described. The semiconductor includes a gate stack disposed on a substrate. Tip regions are disposed in the substrate on either side of the gate stack. Halo regions are disposed in the substrate adjacent the tip regions. A threshold voltage implant region is disposed in the substrate directly below the gate stack. The concentration of dopant impurity atoms of a particular conductivity type is approximately the same in both the threshold voltage implant region as in the halo regions. The method includes a dopant impurity implant technique having sufficient strength to penetrate a gate stack.Type: GrantFiled: April 5, 2013Date of Patent: June 3, 2014Assignee: Intel CorporationInventors: Giuseppe Curello, Ian R. Post, Nick Lindert, Walid M. Hafez, Chia-Hong Jan, Mark T. Bohr
-
Patent number: 8652954Abstract: A method for manufacturing a silicon carbide semiconductor device includes the step of forming a mask pattern of a silicon oxide film by removing a portion of the silicon oxide film by means of etching employing a gas containing oxygen gas and at least one fluorine compound gas selected from a group consisting of CF4, C2F6, C3F8, and SF6.Type: GrantFiled: January 17, 2012Date of Patent: February 18, 2014Assignee: Sumitomo Electric Industries, Ltd.Inventors: Naoki Ooi, Hiromu Shiomi
-
Patent number: 8557652Abstract: Semiconductor structures including a high k gate dielectric material that has at least one surface threshold voltage adjusting region located within 3 nm or less from an upper surface of the high k gate dielectric are provided. The at least one surface threshold voltage adjusting region is formed by a cluster beam implant step in which at least one threshold voltage adjusting impurity is formed directly within the high k gate dielectric or driven in from an overlying threshold voltage adjusting material which is subsequently removed from the structure following the cluster beam implant step.Type: GrantFiled: September 10, 2012Date of Patent: October 15, 2013Assignee: International Business Machines CorporationInventors: Oleg Gluschenkov, Dae-Gyu Park, Haizhou Yin
-
Patent number: 8492848Abstract: Semiconductor structures including a high k gate dielectric material that has at least one surface threshold voltage adjusting region located within 3 nm or less from an upper surface of the high k gate dielectric are provided. The at least one surface threshold voltage adjusting region is formed by a cluster beam implant step in which at least one threshold voltage adjusting impurity is formed directly within the high k gate dielectric or driven in from an overlying threshold voltage adjusting material which is subsequently removed from the structure following the cluster beam implant step.Type: GrantFiled: March 28, 2012Date of Patent: July 23, 2013Assignee: International Business Machines CorporationInventors: Oleg Gluschenkov, Dae-Gyu Park, Haizhou Yin
-
Patent number: 8476152Abstract: A method includes epitaxially growing a germanium (Ge) layer onto a Ge substrate and incorporating a compensating species with a compensating atomic radius into the Ge layer. The method includes implanting an n-type dopant species with a dopant atomic radius into the Ge layer. The method includes selecting the n-type dopant species and the compensating species in such manner that the size of the Ge atomic radius is inbetween the n-type dopant atomic radius and the compensating atomic radius.Type: GrantFiled: March 31, 2012Date of Patent: July 2, 2013Assignee: International Business Machines CorporationInventors: Jee Hwan Kim, Stephen W. Bedell, Siegfried Maurer, Devendra K. Sadana
-
Patent number: 8426276Abstract: A non-volatile semiconductor storage device has a plurality of memory strings with a plurality of electrically rewritable memory cells connected in series. Each of the memory strings includes: a first columnar semiconductor layer extending in a direction perpendicular to a substrate; a charge accumulation layer formed on the first columnar semiconductor layer via a first air gap and accumulating charges; a block insulation layer contacting the charge accumulation layer; and a plurality of first conductive layers contacting the block insulation layer.Type: GrantFiled: February 3, 2012Date of Patent: April 23, 2013Assignee: Kabushiki Kaisha ToshibaInventors: Masaru Kito, Ryota Katsumata, Masaru Kidoh, Hiroyasu Tanaka, Yoshiaki Fukuzumi, Hideaki Aochi, Yasuyuki Matsuoka
-
Patent number: 8421095Abstract: A method of fabricating a light emitting diode array, comprising: providing a temporary substrate; forming a first light emitting stack and a second light emitting stack on the temporary substrate; forming a first insulating layer covering partial of the first light emitting stack; forming a wire on the first insulating layer and electrically connecting to the first light emitting stack and the second light emitting stack; forming a second insulating layer fully covering the first light emitting stack, the wire and partial of the second light emitting stack; forming a metal connecting layer on the second insulating layer and electrically connecting to the second light emitting stack; forming a conductive substrate on the metal connecting layer; removing the temporary substrate; and forming a first electrode connecting to the first light emitting stack.Type: GrantFiled: December 30, 2011Date of Patent: April 16, 2013Assignee: Epistar CorporationInventor: Chao-Hsing Chen
-
Patent number: 8343863Abstract: A method for generating n-type carriers in a semiconductor is disclosed. The method includes supplying a semiconductor having an atomic radius. Implanting an n-type dopant species into the semiconductor, which n-type dopant species has a dopant atomic radius. Implanting a compensating species into the semiconductor, which compensating species has a compensating atomic radius. Selecting the n-type dopant species and the compensating species in such manner that the size of the semiconductor atomic radius is inbetween the dopant atomic radius and the compensating atomic radius. A further method is disclosed for generating n-type carriers in germanium (Ge). The method includes setting a target concentration for the carriers, implanting a dose of an n-type dopant species into the Ge, and selecting the dose to correspond to a fraction of the target carrier concentration. Thermal annealing the Ge in such manner as to activate the n-type dopant species and to repair a least a portion of the implantation damage.Type: GrantFiled: January 25, 2012Date of Patent: January 1, 2013Assignee: International Business Machines CorporationInventors: Jee Hwan Kim, Stephen W. Bedell, Siegfried Maurer, Devendra K. Sadana
-
Patent number: 8324088Abstract: Methods of implanting dopants into a silicon substrate using a predeposited sacrificial material layer with a defined thickness that is removed by sputtering effect is provided.Type: GrantFiled: May 2, 2011Date of Patent: December 4, 2012Assignee: Micron Technology, Inc.Inventors: Shu Qin, Li Li
-
Patent number: 8288222Abstract: Semiconductor structures including a high k gate dielectric material that has at least one surface threshold voltage adjusting region located within 3 nm or less from an upper surface of the high k gate dielectric are provided. The at least one surface threshold voltage adjusting region is formed by a cluster beam implant step in which at least one threshold voltage adjusting impurity is formed directly within the high k gate dielectric or driven in from an overlying threshold voltage adjusting material which is subsequently removed from the structure following the cluster beam implant step.Type: GrantFiled: October 20, 2009Date of Patent: October 16, 2012Assignee: International Business Machines CorporationInventors: Oleg Gluschenkov, Dae-Gyu Park, Haizhou Yin
-
Patent number: 8278171Abstract: There are provided a semiconductor device and a fabrication method therefor including an ONO film (18) formed on a semiconductor substrate (10), a word line (24) formed on the ONO film (18), a bit line (20) formed in the semiconductor substrate (10), and a conductive layer (32) that is in contact with the bit line (20), runs in a length direction of the bit line (20), and includes a polysilicon layer or a metal layer. In accordance with the present invention, a semiconductor device and a fabrication method therefor are provided wherein degradation of the writing and erasing characteristics and degradation of the transistor characteristics such as a junction leakage are suppressed, and the bit line resistance is decreased.Type: GrantFiled: April 7, 2011Date of Patent: October 2, 2012Assignee: Spansion LLCInventors: Kenichi Fujii, Masahiko Higashi
-
Patent number: 8278196Abstract: The present disclosure provides a high surface dopant concentration semiconductor device and method of fabricating. In an embodiment, a method of forming the semiconductor device includes providing a substrate, forming a doped region in the substrate, forming a stressing layer over the doped region, performing a boron (B) doping implant to the stressing layer, annealing the B doping implant, and after annealing the B doping implant, forming a silicide layer over the stressing layer.Type: GrantFiled: July 21, 2010Date of Patent: October 2, 2012Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Yu-Lien Huang, Mao-Rong Yeh, Chun Hsiung Tsai, Tsung-Hung Lee, Da-Wen Lin, Tsz-Mei Kwok
-
Patent number: 8247875Abstract: A fabrication method of a semiconductor device includes: forming a gate insulating film and a gate electrode on an N type well; forming first source/drain regions by implanting a first element in regions of the N type well on both sides of the gate electrode, the first element being larger than silicon and exhibiting P type conductivity; forming second source/drain regions by implanting a second element in the regions of the N type well on the both sides of the gate electrode, the second element being smaller than silicon and exhibiting P type conductivity; and forming a metal silicide layer on the source/drain regions.Type: GrantFiled: November 9, 2010Date of Patent: August 21, 2012Assignee: Panasonic CorporationInventor: Hiroyuki Kamada
-
Publication number: 20120190177Abstract: A method includes epitaxially growing a germanium (Ge) layer onto a Ge substrate and incorporating a compensating species with a compensating atomic radius into the Ge layer. The method includes implanting an n-type dopant species with a dopant atomic radius into the Ge layer. The method includes selecting the n-type dopant species and the compensating species in such manner that the size of the Ge atomic radius is inbetween the n-type dopant atomic radius and the compensating atomic radius.Type: ApplicationFiled: March 31, 2012Publication date: July 26, 2012Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Jee Hwan Kim, Stephen W. Bedell, Siegfried Maurer, Devendra K. Sadana
-
Publication number: 20120184092Abstract: A method for manufacturing a silicon carbide semiconductor device includes the step of forming a mask pattern of a silicon oxide film by removing a portion of the silicon oxide film by means of etching employing a gas containing oxygen gas and at least one fluorine compound gas selected from a group consisting of CF4, C2F6, C3F8, and SF6.Type: ApplicationFiled: January 17, 2012Publication date: July 19, 2012Applicant: Sumitomo Electric Industries, Ltd.Inventors: Naoki OOI, Hiromu Shiomi
-
Publication number: 20120135587Abstract: A method for generating n-type carriers in a semiconductor is disclosed. The method includes supplying a semiconductor having an atomic radius. Implanting an n-type dopant species into the semiconductor, which n-type dopant species has a dopant atomic radius. Implanting a compensating species into the semiconductor, which compensating species has a compensating atomic radius. Selecting the n-type dopant species and the compensating species in such manner that the size of the semiconductor atomic radius is inbetween the dopant atomic radius and the compensating atomic radius. A further method is disclosed for generating n-type carriers in germanium (Ge). The method includes setting a target concentration for the carriers, implanting a dose of an n-type dopant species into the Ge, and selecting the dose to correspond to a fraction of the target carrier concentration. Thermal annealing the Ge in such manner as to activate the n-type dopant species and to repair a least a portion of the implantation damage.Type: ApplicationFiled: January 25, 2012Publication date: May 31, 2012Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Jee Hwan Kim, Stephen W. Bedell, Siegfried Maurer, Devendra K. Sadana
-
Patent number: 8187957Abstract: A field-effect transistor that increases the operation speeds of complementary field-effect transistors. Each of an nMOSFET and a pMODFET has a Ge channel and source and drain regions formed of an NiGe layer. The height of Schottky barriers formed at a junction between a channel region and the source region of the nMOSFET and at a junction between the channel region and the drain region of the nMOSFET is changed by very thin high-concentration segregation layers formed by making As atoms, Sb atoms, S atoms or the like segregate at the time of forming the NiGe layer. As a result, Schottky barrier height suitable for the nMOSFET and the pMODFET can be obtained, this being capable of realizing high-speed CMOSFETS.Type: GrantFiled: November 1, 2010Date of Patent: May 29, 2012Assignee: Fujitsu Semiconductor LimitedInventor: Keiji Ikeda
-
Patent number: 8163635Abstract: A manufacturing method of a semiconductor device includes preparing a semiconductor substrate which is a base substrate of the semiconductor device and which is formed with a concavity and convexity part on the surface of the semiconductor substrate. The method further comprises depositing on the surface of the semiconductor substrate an impurity thin film including an impurity atom which becomes a donor or an acceptor in the semiconductor substrate and performing an ion implantation from a diagonal upper direction to the impurity thin film deposited on the concavity and convexity part of the semiconductor substrate. The method still further comprises recoiling the impurity atom from the inside of the impurity thin film to the inside of the concavity and convexity part by performing the ion implantation.Type: GrantFiled: December 7, 2010Date of Patent: April 24, 2012Assignee: Sen CorporationInventors: Michiro Sugitani, Genshu Fuse
-
Patent number: 8063453Abstract: A gate of a semiconductor device includes a substrate, and a polysilicon layer over the substrate, wherein the polysilicon layer is doped with first conductive type impurities having a concentration that decreases when receding from the substrate and counter-doped with second conductive type impurities having a concentration that increases when receding from the substrate.Type: GrantFiled: December 30, 2008Date of Patent: November 22, 2011Assignee: Hynix Semiconductor Inc.Inventors: Jae-Geun Oh, Jin-Ku Lee, Min-Ae Ju
-
Patent number: 8030166Abstract: A charge trapping memory cell is described, having pocket implants along the sides of the channel and having the same conductivity type as the channel, and which implants have a concentration of dopants higher than in the central region of the channel. This effectively disables the channel in the region of non-uniform charge trapping caused by a bird's beak or other anomaly in the charge trapping structure on the side of the channel. The pocket implant can be formed using a process compatible with standard shallow trench isolation processes.Type: GrantFiled: October 26, 2010Date of Patent: October 4, 2011Assignee: Macronix International Co., Ltd.Inventor: Hang-Ting Lue
-
Patent number: 7999313Abstract: A semiconductor device includes vertical pillar transistors formed in respective silicon pillars of a silicon substrate. The gates of the vertical pillar transistor are selectively formed on a single surface of lower portions of the silicon pillars, and drain areas of the vertical pillar transistors are connected with one another.Type: GrantFiled: July 16, 2008Date of Patent: August 16, 2011Assignee: Hynix Semiconductor Inc.Inventor: Kyung Do Kim
-
Publication number: 20110159672Abstract: This invention disclosed a manufacturing approach of collector and buried layer of a bipolar transistor. One aspect of the invention is that a pseudo buried layer, i.e, collector buried layer, is manufactured by ion implantation and thermal anneal. This pseudo buried layer has a small area, which makes deep trench isolation to divide pseudo buried layer unnecessary in subsequent process. Another aspect is, the doped area, i.e, collector, is formed by ion implantation instead of high cost epitaxy process. This invention simplified the manufacturing process, as a consequence, saved manufacturing cost.Type: ApplicationFiled: December 28, 2010Publication date: June 30, 2011Inventors: Tzuyin CHIU, TungYuan Chu, YungChieh Fan, Wensheng Qian, Fan Chen, Jiong Xu, Haifang Zhang
-
Patent number: 7968459Abstract: This invention teaches methods of combining ion implantation steps with in situ or ex situ heat treatments to avoid and/or minimize implant-induced amorphization (a potential problem for source/drain (S/D) regions in FETs in ultrathin silicon on insulator layers) and implant-induced plastic relaxation of strained S/D regions (a potential problem for strained channel FETs in which the channel strain is provided by embedded S/D regions lattice mismatched with an underlying substrate layer). In a first embodiment, ion implantation is combined with in situ heat treatment by performing the ion implantation at elevated temperature. In a second embodiment, ion implantation is combined with ex situ heat treatments in a “divided-dose-anneal-in-between” (DDAB) scheme that avoids the need for tooling capable of performing hot implants.Type: GrantFiled: May 28, 2008Date of Patent: June 28, 2011Assignee: International Business Machines CorporationInventors: Stephen W. Bedell, Joel P. DeSouza, Zhibin Ren, Alexander Reznicek, Devandra K. Sadana, Katherine L. Saenger, Ghavam Shahidi
-
Patent number: 7968955Abstract: A gate of a semiconductor device includes a substrate, and a polysilicon layer over the substrate, wherein the polysilicon layer is doped with first conductive type impurities having a concentration that decreases when receding from the substrate and counter-doped with second conductive type impurities having a concentration that increases when receding from the substrate.Type: GrantFiled: December 30, 2008Date of Patent: June 28, 2011Assignee: hynix Semiconductor Inc.Inventors: Jae-Geun Oh, Jin-Ku Lee, Min-Ae Ju
-
Publication number: 20110147764Abstract: A metal-insulator-semiconductor field-effect transistor (MISFET) includes a semiconductor layer with source and drain regions of a first conductivity type spaced apart therein. A channel region of a first conductivity type extends between the source and drain regions. A gate contact is on the channel region. A dielectric channel depletion layer is between the gate contact and the channel region. The dielectric channel depletion layer provides a net charge having the same polarity as the first conductivity type charge carriers, and which may deplete the first conductivity type charge carriers from an adjacent portion of the channel region when no voltage is applied to the gate contact.Type: ApplicationFiled: November 4, 2009Publication date: June 23, 2011Inventors: Sarit Dhar, Sei-Hyung Ryu, Veena Misra, Daniel J. Lichtenwalner
-
Patent number: 7964514Abstract: A method for the deposition of a dielectric film including forming silicon nitride on the surface of the substrate, oxidizing the silicon nitride on the surface of the substrate, exposing the surface of the substrate to a hydrogen-free nitrogen source, and annealing the substrate. A method for the deposition of a dielectric film including forming silicon nitride on the surface of the substrate, oxidizing the silicon nitride on the surface of the substrate, including exposing the surface of the substrate to a gas selected from the group of oxygen, nitric oxide, and nitrous oxide, and exposing the surface of the substrate to a hydrogen-free nitrogen source, wherein the hydrogen-free nitrogen source is a gas selected from the group of nitrogen, nitric oxide, and nitrous oxide.Type: GrantFiled: March 2, 2006Date of Patent: June 21, 2011Assignee: Applied Materials, Inc.Inventor: Thai Cheng Chua
-
Patent number: 7943468Abstract: A semiconductor device and method to form a semiconductor device is described. The semiconductor includes a gate stack disposed on a substrate. Tip regions are disposed in the substrate on either side of the gate stack. Halo regions are disposed in the substrate adjacent the tip regions. A threshold voltage implant region is disposed in the substrate directly below the gate stack. The concentration of dopant impurity atoms of a particular conductivity type is approximately the same in both the threshold voltage implant region as in the halo regions. The method includes a dopant impurity implant technique having sufficient strength to penetrate a gate stack.Type: GrantFiled: March 31, 2008Date of Patent: May 17, 2011Assignee: Intel CorporationInventors: Giuseppe Curello, Ian R. Post, Nick Lindert, Walid M. Hafez, Chia-Hong Jan, Mark T. Bohr
-
Patent number: 7943982Abstract: There are provided a semiconductor device and a fabrication method therefor including an ONO film (18) formed on a semiconductor substrate (10), a word line (24) formed on the ONO film (18), a bit line (20) formed in the semiconductor substrate (10), and a conductive layer (32) that is in contact with the bit line (20), runs in a length direction of the bit line (20), and includes a polysilicon layer or a metal layer. In accordance with the present invention, a semiconductor device and a fabrication method therefor are provided wherein degradation of the writing and erasing characteristics and degradation of the transistor characteristics such as a junction leakage are suppressed, and the bit line resistance is decreased.Type: GrantFiled: May 30, 2006Date of Patent: May 17, 2011Assignee: Spansion LLCInventors: Kenichi Fujii, Masahiko Higashi
-
Patent number: 7939418Abstract: Disclosed herein is a partial implantation method for manufacturing semiconductor devices. The method involves implantation of dopant ions at different densities into a plurality of wafer regions, including first and second regions, defined in a wafer by means of a boundary line. In the method, first, second and third implantation zones are defined. The first implantation zone is the remaining part of the first region except for a specific part of the first region close to the boundary line, the second implantation zone is the remaining part of the second region except for a specific part of the second region close to the boundary line, and the third implantation zone is the remaining part of the wafer except for the first and second implantation zones.Type: GrantFiled: December 23, 2009Date of Patent: May 10, 2011Assignee: Hynix Semiconductor Inc.Inventors: Kyoung Bong Rouh, Yong-sun Sohn, Min Yong Lee
-
Publication number: 20110086473Abstract: The present invention provides an improved amorphization/templated recrystallization (ATR) method for forming hybrid orientation substrates and semiconductor device structures. A direct-silicon-bonded (DSB) silicon layer having a (011) surface crystal orientation is bonded to a base silicon substrate having a (001) surface crystal orientation to form a DSB wafer in which the in-plane <110> direction of the (011) DSB layer is aligned with an in-plane <110> direction of the (001) base substrate. Selected regions of the DSB layer are amorphized down to the base substrate to form amorphized regions aligned with the mutually orthogonal in-plane <100> directions of the (001) base substrate, followed by recrystallization using the base substrate as a template.Type: ApplicationFiled: December 20, 2010Publication date: April 14, 2011Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Haizhou Yin, John A. Ott, Katherine L. Saenger, Chun-Yung Sung
-
Publication number: 20110065269Abstract: In an electron device in which plural thin film transistors each having at least a source electrode, a drain electrode, a semiconductor region including a channel, a gate insulation film and a gate electrode are provided on a substrate, a device separation region provided between the plural thin film transistors and the semiconductor region are constituted by a same metal oxide layer, and resistance of the semiconductor region is formed to be lower than resistance of the device separation region.Type: ApplicationFiled: November 18, 2010Publication date: March 17, 2011Applicant: CANON KABUSHIKI KAISHAInventors: Ryo Hayashi, Masafumi Sano
-
Patent number: 7808102Abstract: A DC-DC boost converter in multi-die package is proposed having an output Schottky diode and a low-side vertical MOSFET controlled by a power regulating controller (PRC). The multi-die package includes a single die pad with the Schottky diode placed there on side by side with the vertical MOSFET. The PRC die is attached atop the single die pad via an insulating die bond. Alternatively, the single die pad is grounded. The vertical MOSFET is a top drain vertical N-channel FET, the substrate of Schottky diode die is its anode. The Schottky diode and the vertical MOSFET are stacked atop the single die pad. The PRC is attached atop the single die pad via a standard conductive die bond. The Schottky diode die can be supplied in a flip-chip configuration with cathode being its substrate. Alternatively, the Schottky diode is supplied with anode being its substrate without the flip-chip configuration.Type: GrantFiled: July 31, 2007Date of Patent: October 5, 2010Assignee: Alpha & Omega Semiconductor, Ltd.Inventors: François Hébert, Ming Sun