Solid-state Devices Adapted For Rectifying, Amplifying, Oscillating, Or Switching Without Potential-jump Barrier Or Surface Barrier, E.g., Dielectric Triodes; Ovshinsky-effect Devices, Processes, Or Apparatus Peculiar To Manufacture Or Treatment Thereof, Or Of Parts Thereof (epo) Patents (Class 257/E45.001)
  • Patent number: 8399307
    Abstract: A method of forming a memory device includes providing a substrate having a surface region, defining a cell region and first and second peripheral regions, sequentially forming a first dielectric material, a first wiring structure for a first array of devices, and a second dielectric material over the surface region, forming an opening region in the first peripheral region, the opening region extending in a portion of at least the first and second dielectric materials to expose portions of the first wiring structure and the substrate, forming a second wiring material that is overlying the second dielectric material and fills the opening region to form a vertical interconnect structure in the first peripheral region, and forming a second wiring structure from the second wiring material for a second array of devices, the first and second wiring structures being separated from each other and electrically connected by the vertical interconnect structure.
    Type: Grant
    Filed: June 25, 2012
    Date of Patent: March 19, 2013
    Assignee: Crossbar, Inc.
    Inventor: Scott Brad Herner
  • Patent number: 8399874
    Abstract: Provided are a vertical nonvolatile memory device and a method for fabricating the vertical nonvolatile memory device. The vertical nonvolatile memory device can be integrated more highly as compared with a nonvolatile memory device of the related art. In addition, since the vertical nonvolatile memory device includes a selective diode, reading errors can be prevented.
    Type: Grant
    Filed: January 17, 2011
    Date of Patent: March 19, 2013
    Assignee: SNU R&DB Foundation
    Inventor: Cheol Seong Hwang
  • Publication number: 20130062588
    Abstract: A nonvolatile semiconductor memory device has a first wire, a second wire, and a memory cell electrically coupled to the first wire at one end and to the second wire at the other end. The memory cell has a resistance change layer to store information by changing a resistance value and a first electrode and a second electrode coupled to both ends of the resistance change layer and not containing a precious metal. The first electrode includes an outside electrode and an interface electrode formed between the outside electrode and the resistance change layer. The thickness of the interface electrode is less than the thickness of the outside electrode. The resistivity of the interface electrode is higher than the resistivity of the outside electrode. The resistance value of the first electrode is lower than the resistance value of the resistance change layer in a low resistance state.
    Type: Application
    Filed: August 23, 2012
    Publication date: March 14, 2013
    Inventor: Yukihiro SAKOTSUBO
  • Publication number: 20130056698
    Abstract: The present invention relates to resistive memory devices incorporating therein vertical selection transistors and methods for making the same.
    Type: Application
    Filed: September 3, 2011
    Publication date: March 7, 2013
    Inventors: Kimihiro Satoh, Yiming Huai, Jing Zhang
  • Publication number: 20130056702
    Abstract: Embodiments of the invention generally relate to nonvolatile memory devices, such as a ReRAM cells, and methods for manufacturing such memory devices, which includes optimized, atomic layer deposition (ALD) processes for forming metal oxide film stacks. The metal oxide film stacks contain a metal oxide coupling layer disposed on a metal oxide host layer, each layer having different grain structures/sizes. The interface disposed between the metal oxide layers facilitates oxygen vacancy movement. In many examples, the interface is a misaligned grain interface containing numerous grain boundaries extending parallel to the electrode interfaces, in contrast to the grains in the bulk film extending perpendicular to the electrode interfaces. As a result, oxygen vacancies are trapped and released during switching without significant loss of vacancies.
    Type: Application
    Filed: September 12, 2012
    Publication date: March 7, 2013
    Applicant: Intermolecular, Inc.
    Inventors: Yun Wang, Vidyut Gopal, Imran Hashim, Dipankar Pramanik, Tony Chiang
  • Publication number: 20130058158
    Abstract: Embodiments disclosed herein may relate to forming reduced size storage components in a cross-point memory array. In an embodiment, a storage cell comprising an L-shaped storage component having an approximately vertical portion extending from a first electrode positioned below the storage material to a second electrode positioned above and/or on the storage component. A storage cell may further comprise a selector material positioned above and/or on the second electrode and a third electrode positioned above and/or on the selector material, wherein the approximately vertical portion of the L-shaped storage component comprises a reduced size storage component in a first dimension.
    Type: Application
    Filed: September 1, 2011
    Publication date: March 7, 2013
    Applicant: Micron Technology, Inc.
    Inventors: Fabio Pellizer, Innocenzo Tortorelli
  • Publication number: 20130056699
    Abstract: A device includes a substrate having a first region and a second region. The first region comprises a first field effect transistor having a horizontal channel region within the substrate, a gate overlying the horizontal channel region, and a first dielectric covering the gate of the first field effect transistor. The second region of the substrate includes a second field effect transistor comprising a first terminal extending through the first dielectric to contact the substrate, a second terminal overlying the first terminal and having a top surface, and a vertical channel region separating the first and second terminals. The second field effect transistor also includes a gate on the first dielectric and adjacent the vertical channel region, the gate having a top surface that is co-planar with the top surface of the second terminal.
    Type: Application
    Filed: November 6, 2012
    Publication date: March 7, 2013
    Inventors: HSIANG-LAN LUNG, CHUNG HON LAM
  • Publication number: 20130048936
    Abstract: A fine pitch phase change random access memory (“PCRAM”) design and method of fabricating same are disclosed. One embodiment is a phase change memory (“PCM”) cell comprising a spacer defining a rectangular reaction area and a phase change material layer disposed within the reaction area. The PCM cell further comprises a protection layer disposed over the GST film layer and within the area defined by the spacer; and a capping layer disposed over the protection layer and the spacer.
    Type: Application
    Filed: August 24, 2011
    Publication date: February 28, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Tsun-Kai Tsao, Ming-Huei Shen, Shih-Chang Liu, Yeur-Luen Tu, Chia-Shiung Tsai
  • Publication number: 20130044532
    Abstract: A crystalline semiconductor Schottky barrier-like diode sandwiched between two conducting electrodes is in series with a memory element, a word line and a bit line, wherein the setup provides voltage margins greater than 1V and current densities greater than 5×106 A/cm2. This Schottky barrier-like diode can be fabricated under conditions compatible with low-temperature BEOL semiconductor processing, can supply high currents at low voltages, exhibits high on-off ratios, and enables large memory arrays.
    Type: Application
    Filed: August 15, 2011
    Publication date: February 21, 2013
    Applicant: International Business Machines Corporation
    Inventors: Donald S. Bethune, Kailash Gopalakrishnan, Andrew J. Kellock, Rohit S. Shenoy, Kumar R. Virwani
  • Publication number: 20130043452
    Abstract: Structures and methods to enhance cycling endurance of BEOL memory elements are disclosed. In some embodiments, a memory element can include a support layer having a smooth and planar upper surface as deposited or as created by additional processing. A first electrode is formed the smooth and planar upper surface. The support layer can be configured to influence the formation of the first electrode to determine a substantially smooth surface of the first electrode. The memory element is formed over the first electrode having the substantially smooth surface, the memory element including one or more layers of an insulating metal oxide (IMO) operative to exchange ions to store a plurality of resistive states. The substantially smooth surface of the first electrode provides for uniform current densities through unit cross-sectional areas of the IMO. The memory element can include one or more layers of a conductive metal oxide (CMO).
    Type: Application
    Filed: August 15, 2011
    Publication date: February 21, 2013
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Rene Meyer, Jian Wu, Julie Casperson Brewer
  • Publication number: 20130037772
    Abstract: Some embodiments include memory cells. A memory cell may contain a switching region and an ion source region between a pair of electrodes. The switching region may be configured to reversibly retain a conductive bridge, with the memory cell being in a low resistive state when the conductive bridge is retained within the switching region and being in a high resistive state when the conductive bridge is not within the switching region. The memory cell may contain an ordered framework extending across the switching region to orient the conductive bridge within the switching region, with the framework remaining within the switching region in both the high resistive and low resistive states of the memory cell.
    Type: Application
    Filed: August 11, 2011
    Publication date: February 14, 2013
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Scott E. Sills
  • Publication number: 20130033922
    Abstract: The present disclosure provides a resistive-switching device capable of implementing multiary addition operation and a method for implementing multiary addition operation using the resistive-switching device. The resistive-switching device has a plurality of resistance values each corresponding to a respective data value stored by the resistive-switching device and ranging from a high resistance value to a low resistance value. The data value stored by the resistive-switching device is increased by ‘1’ successively with a series of set pulses having a same pulse width and a same voltage amplitude being applied thereto. The data value stored by the resistive-switching device is set to ‘0’ with a reset pulse being applied thereto, and meanwhile a data value stored by a higher-bit resistive-switching device is increased by ‘1’ with a set pulse being applied thereto. In this way, multiary addition operation is implemented.
    Type: Application
    Filed: November 18, 2011
    Publication date: February 7, 2013
    Applicant: PEKING UNIVERSITY
    Inventors: Jinfeng Kang, Feifei Zhang, Bin Gao, Bing Chen, Lifeng Liu, Xiaoyan Liu
  • Publication number: 20130026437
    Abstract: A method for fabricating a resistance variable memory device, includes: providing a substrate having first contacts and second contacts, where the second contacts do not overlap the first contacts; forming a line pattern over the substrate, the line pattern overlapping a first line and including a stacked structure of a first electrode, a resistor, and a second electrode; forming a first contact hole to expose the second contact; forming an insulating spacer on a sidewall of the first contact hole; forming a third contact to fill the first contact hole having the insulating spacer formed therein; and forming a third electrode over the third contact such that the third electrode overlaps a second line extending in a second direction and is cut open over the first contact, where the first and second contacts are alternately arranged on the second line.
    Type: Application
    Filed: December 28, 2011
    Publication date: January 31, 2013
    Inventors: Seok-Pyo SONG, Sung-Woong Chung, Jae-Yun Yi, Hye-Jung Choi
  • Publication number: 20130028005
    Abstract: A resistive memory and a method for controlling operations of the resistive memory are provided. The resistive memory has a first memory layer, a second memory layer and a medium layer. Each of the first memory layer and the second memory layer is used to store data. The medium layer is formed between the first memory layer and the second memory layer. The method comprises at least a step of measuring a resistance between the first memory layer and the second memory layer, and determining which one of a first state, a second state and a third state is a state of the resistive memory according to the measured resistance. A resistive memory array including an array of the above resistive memory units, word lines and bit lines is also described, wherein the word (bit) lines are coupled to the first (second) memory layers.
    Type: Application
    Filed: September 21, 2012
    Publication date: January 31, 2013
    Applicant: MACRONIX International Co., Ltd.
    Inventor: MACRONIX International Co., Ltd.
  • Publication number: 20130026439
    Abstract: Provided are semiconductor devices and methods of fabricating the same. The device may include lower interconnection lines, upper interconnection lines crossing the lower interconnection lines, selection elements disposed at intersections, respectively, of the lower and upper interconnection lines, and memory elements interposed between the selection elements and the upper interconnection lines, respectively. Each of the selection elements may be realized using a semiconductor pattern having a first sidewall, in which a first lower width is smaller than a first upper width, and a second sidewall, in which a second lower width is greater than a second upper width, the first and second sidewalls crossing each other.
    Type: Application
    Filed: July 20, 2012
    Publication date: January 31, 2013
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Byoungjae Bae, Jung-in Kim
  • Publication number: 20130020547
    Abstract: A phase change memory element and method of forming the same. The memory element includes first and second electrodes. A first layer of phase change material is between the first and second electrodes. A second layer including a metal-chalcogenide material is also between the first and second electrodes and is one of a phase change material and a conductive material. An insulating layer is between the first and second layers. There is at least one opening in the insulating layer providing contact between the first and second layers.
    Type: Application
    Filed: August 8, 2012
    Publication date: January 24, 2013
    Inventors: Jon Daley, Kristy A. Campbell
  • Patent number: 8357952
    Abstract: A power semiconductor structure with a field effect rectifier having a drain region, a body region, a source region, a gate channel, and a current channel is provided. The body region is substantially located above the drain region. The source region is located in the body region. The gate channel is located in the body region and adjacent to a gate structure. The current channel is located in the body region and is extended from the source region downward to the drain region. The current channel is adjacent to a conductive structure coupled to the source region.
    Type: Grant
    Filed: April 7, 2011
    Date of Patent: January 22, 2013
    Assignee: Great Power Semiconductor Corp.
    Inventor: Kao-Way Tu
  • Publication number: 20130016557
    Abstract: A three-dimensional memory device includes a stack of semiconductor layers. Phase change memory (PCM) cell arrays are formed on each layer. Each PCM cell includes a variable resistor as storage element, the resistance of which varies. On one layer, formed is peripheral circuitry which includes row and column decoders, sense amplifiers and global column selectors to control operation of the memory. Local bit lines and worldliness are connected to the memory cells. The global column selectors select global bitlines to be connected to local bit lines. The row decoder selects wordlines. Applied current flows through the memory cell connected to the selected local bitline and wordline. In write operation, set current or reset current is applied and the variable resistor of the selected PCM cell stores “data”. In read operation, read current is applied and voltage developed across the variable resistor is compared to a reference voltage to provide as read data.
    Type: Application
    Filed: April 4, 2011
    Publication date: January 17, 2013
    Applicant: Mosaid Technologies Incorporated
    Inventor: Jin-Ki Kim
  • Publication number: 20130009125
    Abstract: A semiconductor device includes an insulation layer including a cell contact hole, and a switching device in the cell contact hole, at least a part of a top surface of the switching device being inclined with respect to an axial direction of the cell contact hole.
    Type: Application
    Filed: June 26, 2012
    Publication date: January 10, 2013
    Inventors: Jong-hyun PARK, Jae-hee Oh, Kyu-sul Park
  • Publication number: 20130009126
    Abstract: A programmable metallization cell (PMC) that includes an active electrode; a nanoporous layer disposed on the active electrode, the nanoporous layer comprising a plurality of nanopores and a dielectric material; and an inert electrode disposed on the nanoporous layer. Other embodiments include forming the active electrode from silver iodide, copper iodide, silver sulfide, copper sulfide, silver selenide, or copper selenide and applying a positive bias to the active electrode that causes silver or copper to migrate into the nanopores. Methods of formation are also disclosed.
    Type: Application
    Filed: September 14, 2012
    Publication date: January 10, 2013
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Venkatram Venkatasamy, Ming Sun, Michael Xuefei Tang
  • Publication number: 20130009123
    Abstract: A variable resistance element includes a first electrode, a second electrode and an ion conduction layer interposed between the first and second electrodes. The ion conduction layer contains an organic oxide containing at least oxygen and carbon. The carbon concentration distribution in the ion conduction layer is such that the carbon concentration in an area closer to the first electrode is greater than that in an area closer to the second electrode.
    Type: Application
    Filed: March 16, 2011
    Publication date: January 10, 2013
    Inventors: Munehiro Tada, Koichiro Okamoto, Toshitsugu Sakamoto, Hiromitsu Hada
  • Publication number: 20130010520
    Abstract: According to one embodiment, a memory device includes first interconnects, second interconnects, and a first memory cell. The first memory cell is located in an intersection of one of the first interconnects and one of the second interconnects. The first memory cell includes a first multilayer structure and a first variable resistance layer, the first multilayer structure including a first electrode, a first selector, and a first insulator which are stacked. The first selector and the first variable resistance layer are electrically connected in series between the one of the first interconnect and the one of the second interconnect. The first variable resistance layer is formed on a portion of a side surface of the first insulator to cover the portion without covering a residual portion.
    Type: Application
    Filed: July 7, 2011
    Publication date: January 10, 2013
    Inventor: Kenichi MUROOKA
  • Publication number: 20130010529
    Abstract: A nonvolatile memory element includes a variable resistance layer located between a lower electrode and an upper electrode and having a resistance value that reversibly changes based on electrical signals applied between these electrodes. The variable resistance layer includes at least two layers: a first variable resistance layer including a first transition metal oxide; and a second variable resistance layer including a second transition metal oxide and a transition metal compound. The second transition metal oxide has an oxygen content atomic percentage lower than an oxygen content atomic percentage of the first transition metal oxide, the transition metal compound contains either oxygen and nitrogen or oxygen and fluorine, and the second transition metal oxide and the transition metal compound are in contact with the first variable resistance layer.
    Type: Application
    Filed: November 24, 2011
    Publication date: January 10, 2013
    Inventors: Yukio Hayakawa, Takumi Mikawa, Takeki Ninomiya
  • Publication number: 20130009127
    Abstract: Resistive memory and methods of processing resistive memory are described herein. One or more method embodiments of processing resistive memory include forming a resistive memory cell material on an electrode having an access device contact, and forming a heater electrode on the resistive memory cell material after forming the resistive memory cell material on the electrode such that the heater electrode is self-aligned to the resistive memory cell material.
    Type: Application
    Filed: September 14, 2012
    Publication date: January 10, 2013
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: David H. Wells
  • Publication number: 20130010526
    Abstract: Some embodiments include a memory device and methods of forming the same. The memory device can include an electrode coupled to a memory element. The electrode can include different materials located at different portions of the electrode. The materials can create different dielectrics contacting the memory elements at different locations. Various states of the materials in the memory device can be used to represent stored information. Other embodiments are described.
    Type: Application
    Filed: September 14, 2012
    Publication date: January 10, 2013
    Applicant: Micron Technology, Inc.
    Inventors: Durai Vishak Nirmal Ramaswamy, Kirk D. Prall
  • Publication number: 20130001505
    Abstract: A method of producing a multilayer structure is provided, wherein the method comprises forming a phase change material layer onto a substrate, forming a protective layer, forming a further layer on the protective layer, patterning the further layer in an first patterning step, patterning the protective layer and the phase change material layer by a second patterning step. In particular, the first patterning step may be an etching step using chemical etchants. Moreover, electrodes may be formed on the substrate before the phase change material layer is formed, e.g. the electrodes may be formed on one level, e.g. may form a planar structure and may not form a vertically structure.
    Type: Application
    Filed: September 7, 2012
    Publication date: January 3, 2013
    Applicant: NXP B.V.
    Inventors: Romain Delhougne, Judit Gloria Lisoni, Vasile Paraschiv
  • Patent number: 8344343
    Abstract: A phase change memory device and a method of manufacture are provided. The phase change memory device includes a phase change layer electrically coupled to a top electrode and a bottom electrode, the phase change layer comprising a phase change material. A mask layer is formed overlying the phase change layer. A first sealing layer is formed overlying the mask layer, and a second sealing layer is formed overlying the first sealing layer.
    Type: Grant
    Filed: March 30, 2010
    Date of Patent: January 1, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tung-Ti Yeh, Neng-Kuo Chen, Cheng-Yuan Tsai, Chung-Yi Yu, Chia-Shiung Tsai
  • Publication number: 20120326111
    Abstract: A phase change material comprises GexSbyTez, wherein a Ge atomic concentration x is within a range from 30% to 65%, a Sb atomic concentration y is within a range from 13% to 27% and a Te atomic concentration z is within a range from 20% to 45%. A Ge-rich family of such materials is also described. A memory device, suitable for integrated circuits, comprising such materials is described.
    Type: Application
    Filed: December 15, 2011
    Publication date: December 27, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Huai-Yu Cheng, Hsiang-Lan Lung, Yen-Hao Shih
  • Publication number: 20120326113
    Abstract: Provided are a non-volatile memory element which can reduce a voltage of an electric pulse required for initial breakdown, and can lessen non-uniformity of a resistance value of the non-volatile memory element, and a non-volatile memory device including the non-volatile memory element.
    Type: Application
    Filed: June 9, 2011
    Publication date: December 27, 2012
    Inventors: Shinichi Yoneda, Takumi Mikawa, Yukio Hayakawa, Takeki Ninomiya
  • Patent number: 8338224
    Abstract: Provided is a resistance random access memory device and a method of fabricating, the same. The method includes forming a bit-line stack in which a plurality of local bit-lines are vertically stacked on a substrate, forming a word-line including a plurality of local word-lines that extend in a vertical direction toward a side of the bit-line stack and a connection line that extends in a horizontal direction to connect the plurality of local word-lines with one another, and forming a resistance memory thin film between the bit-line stack and the word-line. The present inventive concept can realize a highly dense memory array with 3D cross-point architecture by simplified processes.
    Type: Grant
    Filed: November 18, 2009
    Date of Patent: December 25, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: HongSik Yoon, Ingyu Baek, Hyunjun Sim, Jin-Shi Zhao, Minyoung Park
  • Patent number: 8339834
    Abstract: According to one embodiment, a non-volatile semiconductor memory device includes: a first line; a second line intersecting with the first line; and a memory cell arranged at a position where the second line intersects with the first line, wherein, the memory cell includes: a variable resistance element; and a negative resistance element connected in series to the variable resistance element.
    Type: Grant
    Filed: September 15, 2010
    Date of Patent: December 25, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tsukasa Nakai, Yasuhiro Nojiri, Shuichi Kuboi, Motoya Kishida, Akiko Nomachi, Masanobu Baba, Hiroyuki Fukumizu
  • Publication number: 20120319069
    Abstract: Provided are a phase change memory device and a method for forming the phase change memory device. The method includes forming a phase change material layer by providing reactive radicals to a substrate. The reactive radicals may comprise precursors for a phase change material and nitrogen.
    Type: Application
    Filed: August 13, 2012
    Publication date: December 20, 2012
    Inventors: Young-Lim Park, Sung-Lae Cho, Byoung-Jae Bae, Jin-Il Lee, Hye-Young Park
  • Publication number: 20120319073
    Abstract: A variable resistance memory element and method of forming the same. The memory element includes a substrate supporting a bottom electrode having a small bottom contact area. A variable resistance material is formed over the bottom electrodes such that the variable resistance material has a surface that is in electrical communication with the bottom electrode and a top electrode is formed over the variable resistance material. The small bottom electrode contact area reduces the reset current requirement which in turn reduces the write transistor size for each bit.
    Type: Application
    Filed: August 22, 2012
    Publication date: December 20, 2012
    Inventor: Hasan Nejad
  • Publication number: 20120313067
    Abstract: A memory device includes a lower interconnection in a semiconductor substrate, the lower interconnection being made of a material different from the semiconductor substrate, a selection element on the lower interconnection, and a memory element on the selection element.
    Type: Application
    Filed: May 3, 2012
    Publication date: December 13, 2012
    Inventors: Jaekyu LEE, Kiseok Suh, Tae Eung Yoon
  • Publication number: 20120313065
    Abstract: A semiconductor memory device includes a cell array layer including a first wire, a memory cell stacked on the first wire, and a second wire formed on the memory cell. The memory cell includes a variable resistance element and a current control element The current control element includes a first conductivity-type semiconductor into which a first impurity is doped, an i-type semiconductor in contact with the first conductivity-type semiconductor, a second conductivity-type semiconductor into which a second impurity is doped, and an impact ionization acceleration unit being formed between the i-type semiconductor and one of the first conductivity-type semiconductor and the second conductivity-type semiconductor.
    Type: Application
    Filed: March 27, 2012
    Publication date: December 13, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Jun NISHIMURA, Nobuaki YASUTAKE, Takayuki OKAMURA
  • Patent number: 8331131
    Abstract: A method of changing a state of a memristor having a first intermediate layer, a second intermediate layer, and a third intermediate layer positioned between a first electrode and a second electrode includes applying a first pulse having a first bias voltage across the memristor, wherein the first pulse causes mobile species to flow in a first direction within the memristor and collect in the first intermediate layer thereby causing the memristor to enter into an intermediate state and applying a second pulse having a second bias voltage across the memristor, in which the second pulse causes the mobile species from the first intermediate layer to flow in a second direction within the memristor and collect in the third intermediate layer, wherein the flow of the mobile species in the second direction causes the memristor to enter into a fully changed state.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: December 11, 2012
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Feng Miao, Jianhua Yang, Gilberto Medeiros Ribeiro, R. Stanley Williams
  • Publication number: 20120307552
    Abstract: A process of producing a resistivity-change memory cell is described. The process includes a deposition at room temperature, in amorphous state, of a layer of a nitrogen (N)-doped alloy of germanium (Ge) and tellurium (Te) to constitute the resistivity-change material of the memory cell. An annealing is then performed such as to limit the type of re-crystallisation by nucleation starting from the amorphous state of the phase-change material. The material used and the process permit the data retention at high temperature to be significantly improved.
    Type: Application
    Filed: June 3, 2011
    Publication date: December 6, 2012
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENE. ALT.
    Inventors: Luca PERNIOLA, Veronique SOUSA
  • Publication number: 20120307555
    Abstract: Methods, devices, and systems associated with phase change memory structures are described herein. One method of forming a phase change memory structure includes forming an insulator material on a first conductive element and on a dielectric material of a phase change memory cell, forming a heater self-aligned with the first conductive element, forming a phase change material on the heater and at least a portion of the insulator material formed on the dielectric material, and forming a second conductive element of the phase change memory cell on the phase change material.
    Type: Application
    Filed: August 14, 2012
    Publication date: December 6, 2012
    Applicant: Micron Technology, Inc.
    Inventor: Jun Liu
  • Publication number: 20120305880
    Abstract: This invention belongs to the technical field of memories and specifically relates to a resistive random access memory structure with an electric-field strengthened layer and a manufacturing method thereof. The resistive random access memory in the present invention can include a top electrode, a bottom electrode and a composite layer which is placed between the top electrode and the bottom electrode and have a first resistive switching layer and a second resistive switching and electric-field strengthened layer; the second resistive switching and electric-field strengthened layer cab be adjacent to the first resistive switching layer and have a dielectric constant lower than that of the first resistive switching layer. The electric-field distribution in the RRAM unit is adjustable.
    Type: Application
    Filed: April 26, 2012
    Publication date: December 6, 2012
    Inventors: Wei Zhang, Lin Chen, Peng Zhou, Qingqing Sun, Pengfei Wang
  • Publication number: 20120292586
    Abstract: According to one embodiment, there are provided a first electrode, a second electrode containing a 1B group element having an Al element added thereto, and a variable resistive layer disposed between the first electrode and the second electrode and having a silicon element.
    Type: Application
    Filed: January 27, 2012
    Publication date: November 22, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Takashi Yamauchi, Shosuke Fujii, Reika Ichihara
  • Publication number: 20120294072
    Abstract: According to embodiments of the present invention, a phase-change memory for storing data is provided. The phase-change memory includes a first dielectric material; a second dielectric material; and a phase-change material sandwiched between the first dielectric material and the second dielectric material, at least one of the first or second dielectric materials being a composite dielectric material having a structure of layers of two or more component materials, wherein the first dielectric material has a lower thermal conductivity than the second dielectric material. Further embodiments relate to a method of programming the phase-change memory.
    Type: Application
    Filed: May 18, 2012
    Publication date: November 22, 2012
    Inventors: Kok Leong Desmond Loke, Hongxin Yang, Rong Zhao, Weijie Wang
  • Patent number: 8314003
    Abstract: A nonvolatile memory device, a method of fabricating the nonvolatile memory device and a processing system including the nonvolatile memory device. The nonvolatile memory device may include a plurality of internal electrodes that extend in a direction substantially perpendicular to a face of a substrate, a plurality of first external electrodes that extend substantially in parallel with the face of the substrate, and a plurality of second external electrodes that also extend substantially in parallel with the face of the substrate. Each first external electrode is on a first side of a respective one of the internal electrodes, and each second external electrode is on a second side of a respective one of the internal electrodes. These devices also include a plurality of variable resistors that contact the internal electrodes, the first external electrodes and the second external electrodes.
    Type: Grant
    Filed: May 5, 2011
    Date of Patent: November 20, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Gyu Baek, Hyun-Jun Sim, Jin-Shi Zhao, Eun-Kyung Yim
  • Publication number: 20120287707
    Abstract: A structure. The structure includes a substrate, a resistive/reflective region on the substrate, and a light source/light detecting and/or a sens-amp circuit configured to ascertain a reflectance and/or resistance change in the resistive/reflective region. The resistive/reflective region includes a material having a characteristic of the material's reflectance and/or resistance being changed due to a phase change in the material. The resistive/reflective region is configured to respond, to an electric current through the resistive/reflective region and/or a laser beam projected on the resistive/reflective region, by the phase change in the material which causes a reflectance and/resistance change in the resistive/reflective region from a first reflectance and/or resistance value to a second reflectance and/or resistance value different from the first reflectance and/or resistance value.
    Type: Application
    Filed: July 26, 2012
    Publication date: November 15, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Fen Chen, Richard Steven Kontra, Tom C. Lee, Theodore M. Levin, Christopher David Muzzy, Timothy Dooling Sullivan
  • Publication number: 20120286229
    Abstract: Some embodiments include a memory cell that contains programmable material sandwiched between first and second electrodes. The memory cell can further include a heating element which is directly against one of the electrodes and directly against the programmable material. The heating element can have a thickness in a range of from about 2 nanometers to about 30 nanometers, and can be more electrically resistive than the electrodes. Some embodiments include methods of forming memory cells that include heating elements directly between electrodes and programmable materials.
    Type: Application
    Filed: July 24, 2012
    Publication date: November 15, 2012
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Jun Liu
  • Patent number: 8309945
    Abstract: Programmable metallization memory cells having a planarized silver electrode and methods of forming the same are disclosed. The programmable metallization memory cells include a first metal contact and a second metal contact, an ion conductor solid electrolyte material is between the first metal contact and the second metal contact, and either a silver alloy doping electrode separates the ion conductor solid electrolyte material from the first metal contact or the second metal contact, or a silver doping electrode separates the ion conductor solid electrolyte material from the first metal contact. The silver electrode includes a silver layer and a metal seed layer separating the silver layer from the first metal contact.
    Type: Grant
    Filed: February 15, 2012
    Date of Patent: November 13, 2012
    Assignee: Seagate Technology LLC
    Inventors: Wei Tian, Dexin Wang, Venugopalan Vaithyanathan, Yang Dong, Muralikrishnan Balakrishnan, Ivan Petrov Ivanov, Ming Sun, Dimitar Velikov Dimitrov
  • Publication number: 20120280196
    Abstract: An electroforming free memristor (100) includes a first electrode (102), a second electrode (104) spaced from the first electrode, and a switching layer (110) positioned between the first electrode and the second electrode. The switching layer is formed of a matrix of a switching material (112) and reactive particles (114) configured to react with the switching material during a fabrication process of the memristor to form one or more conductance channels 120 in the switching layer.
    Type: Application
    Filed: January 29, 2010
    Publication date: November 8, 2012
    Inventors: Jianhua Yang, Gilberto Medelros Ribeiro, R. Stanley Williams
  • Publication number: 20120280200
    Abstract: A resistance changing element according to the present invention comprises a first electrode (101) and a second electrode (103); and an ion conducting layer (102) that is formed between the first electrode (101) and the second electrode (103) and that contains at least oxygen and carbon.
    Type: Application
    Filed: November 8, 2010
    Publication date: November 8, 2012
    Inventors: Munehiro Tada, Koichiro Okamoto, Toshitsugu Sakamoto, Hiromitsu Hada
  • Publication number: 20120273748
    Abstract: A method of forming a memory device includes providing a substrate having a surface region, defining a cell region and first and second peripheral regions, sequentially forming a first dielectric material, a first wiring structure for a first array of devices, and a second dielectric material over the surface region, forming an opening region in the first peripheral region, the opening region extending in a portion of at least the first and second dielectric materials to expose portions of the first wiring structure and the substrate, forming a second wiring material that is overlying the second dielectric material and fills the opening region to form a vertical interconnect structure in the first peripheral region, and forming a second wiring structure from the second wiring material for a second array of devices, the first and second wiring structures being separated from each other and electrically connected by the vertical interconnect structure.
    Type: Application
    Filed: June 25, 2012
    Publication date: November 1, 2012
    Applicant: Crossbar Inc.
    Inventor: Scott Brad HERNER
  • Publication number: 20120273742
    Abstract: An intermediate layer including at least one of elements constituting a phase change material and silicon is arranged between a recording layer composed of the phase change material and an n+ polysilicon film to reduce contact resistance between the recording layer and the n+ polysilicon film, thereby simplifying the structure of a phase change memory and reducing the cost thereof. If the phase change material contains Ge, Sb, and Te, for example, the intermediate layer includes at least one of Si—Sb, Si—Te, and Si—Ge.
    Type: Application
    Filed: April 27, 2012
    Publication date: November 1, 2012
    Inventors: Hiroyuki MINEMURA, Yumiko ANZAI
  • Publication number: 20120273743
    Abstract: A nonvolatile semiconductor memory device includes: a first interconnect; a second interconnect at a position opposing the first interconnect; and a variable resistance layer between the first interconnect and the second interconnect, the variable resistance layer being capable of reversibly changing between a first state and a second state by a voltage applied via the first interconnect and the second interconnect or a current supplied via the first interconnect and the second interconnect, the first state having a first resistivity, the second state having a second resistivity higher than the first resistivity. Wherein the variable resistance layer has a compound of carbon and silicon as a main component and including hydrogen.
    Type: Application
    Filed: November 29, 2010
    Publication date: November 1, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Shuichi Kuboi, Masayuki Takata, Tsukasa Nakai, Hiroyuki Fukumizu, Yasuhiro Nojiri, Kenichi Ootsuka