Signal Or Phase Comparator Patents (Class 331/25)
  • Patent number: 8687756
    Abstract: In described embodiments, a receiver includes a clock and data recovery (CDR) circuit with a voltage control oscillator (VCO) having proportional and integral loop control, and a Lock to Reference (L2R) mode circuit using Phase and Frequency Detector (PFD) control of the VCO during the absence of input data to the CDR. A regular CDR second order loop incorporating PFD control of the VCO during the absence of input data to the CDR achieves relatively rapid lock to reference when compared to counter-based lock to reference mode of operation.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: April 1, 2014
    Assignee: LSI Corporation
    Inventors: Vladimir Sindalovsky, Lane A. Smith, Brett D. Hardy, Jeffrey S. Kueng
  • Publication number: 20140055203
    Abstract: The present disclosure relates to nanoresonator oscillators or NEMS (nanoelectromechanical system) oscillators. A circuit for measuring the oscillation frequency of a resonator is provided, comprising a first phase-locked feedback loop locking the frequency of a controlled oscillator at the resonant frequency of the resonator, this first loop comprising a first phase comparator. Furthermore, a second feedback loop is provided which searches for and stores the loop phase shift introduced by the resonator and its amplification circuit when they are locked at resonance by the first loop. The first and the second loops operate during a calibration phase. A third self-oscillation loop is set up during an operation phase. It directly links the output of the controllable phase shifter to the input of the resonator. The phase shifter receives the phase-shift control stored by the second loop.
    Type: Application
    Filed: August 19, 2013
    Publication date: February 27, 2014
    Inventor: Patrick Villard
  • Patent number: 8659360
    Abstract: The charge-to-digital timer apparatus and method disclosed herein estimates the elapsed time between two signals, e.g., a start signal and a stop signal. To that end, at least a capacitive load is charged with a known current to generate a load voltage. Subsequently, a first voltage is ramped in a plurality of discrete voltage steps associated with a plurality of known capacitances until the ramped voltage satisfies a predetermined criterion relative to a second voltage. The elapsed time is determined from the discrete voltage steps, one of the first and second voltages, the known current, and the known capacitive load.
    Type: Grant
    Filed: December 28, 2011
    Date of Patent: February 25, 2014
    Assignee: St-Ericsson SA
    Inventors: Petri Heliö, Petri Korpi, Niko Mikkola, Paavo Väänänen, Sami Vilhonen
  • Patent number: 8649445
    Abstract: In bus communications methods and apparatus, a first set of physical signals representing the information to be conveyed over the bus is provided, and mapped to a codeword of a sparse signaling code, wherein a codeword is representable as a vector of a plurality of components, some of which are quiescent components and some of which are non-quiescent components, wherein the number of quiescent components and non-quiescent components meet a sparseness requirement.
    Type: Grant
    Filed: February 17, 2011
    Date of Patent: February 11, 2014
    Assignee: École Polytechnique Fédérale de Lausanne (EPFL)
    Inventors: Harm Cronie, Amin Shokrollahi, Armin Tajalli
  • Patent number: 8624679
    Abstract: The proper operation of a phase locked loop is determined by monitoring certain signals within the loop for their phase relationship or duty cycle. If a malfunction of the loop is detected, proper operation may be imposed or restored by resetting a phase-frequency detector, or by flipping the output of the phase-frequency detector.
    Type: Grant
    Filed: April 14, 2011
    Date of Patent: January 7, 2014
    Assignee: Analog Devices, Inc.
    Inventors: Abhinav Kumar Dikshit, Gadam Chetty Deva Phanindra Kumar, Anjan Kumar Krishnaswamy
  • Patent number: 8618886
    Abstract: A hybrid numeric-analog clock synchronizer, for establishing a clock or carrier locked to a timing reference. The clock may include a framing component. The reference may have a low update rate. The synchronizer achieves high jitter rejection, low phase noise and wide frequency range. It can be integrated on chip. It may comprise a numeric time-locked loop (TLL) with an analog phase-locked loop (PLL). Moreover a high-performance number-controlled oscillator (NCO), for creating an event clock from a master clock according to a period control signal. It processes edge times rather than period values, allowing direct control of the spectrum and peak amplitude of the justification jitter. Moreover a combined clock-and-frame asynchrony detector, for measuring the phase or time offset between composite signals. It responds e.g. to event clocks and frame syncs, enabling frame locking with loop bandwidths greater than the frame rate.
    Type: Grant
    Filed: March 7, 2011
    Date of Patent: December 31, 2013
    Inventor: Christopher Julian Travis
  • Patent number: 8618967
    Abstract: Systems, methods, and circuits provide a time to digital converter comprising a sigma-delta modulator. The sigma-delta based time to digital converter may receive an analog signal representing a phase error between a reference clock signal and a feedback clock signal and generate a digital signal representing the phase error. The sigma-delta modulator may comprise a subtractor, an integrator, a feedback path, and a quantizer. The subtractor may receive the analog signal and subtract a feedback signal from the analog signal and the integrator may integrate the output of the subtractor. The sigma-delta modulator may accumulate a voltage or a charge over a capacitor as pulses are received from the analog signal and after a number of clock cycles, the capacitor may be discharged to generate a pulse in an output signal.
    Type: Grant
    Filed: March 30, 2012
    Date of Patent: December 31, 2013
    Assignee: Broadcom Corporation
    Inventors: Parastoo Nikaeen, Stefanos Sidiropoulos, Marc Joseph Loinaz
  • Publication number: 20130285640
    Abstract: A semiconductor device includes an oscillator that oscillates at a specific frequency, a semiconductor integrated circuit that integrates a temperature sensor that detects a peripheral temperature, and a controller that is electrically connected to the oscillator and that corrects temperature dependent error in the oscillation frequency of the oscillator based on the temperature detected by the temperature sensor and a sealing member that integrally seals the oscillator and the semiconductor integrated circuit.
    Type: Application
    Filed: April 26, 2013
    Publication date: October 31, 2013
    Applicant: LAPIS SEMICONDUCTOR CO., LTD.
    Inventors: Kazuya YAMADA, Toshihisa SONE, Akihiro TAKEI, Yuichi YOSHIDA, Kengo TAKEMASA
  • Patent number: 8564374
    Abstract: An oscillator calibration apparatus includes a counter, a comparator and an adjusting unit. The counter is utilized for receiving a first clock signal and a second clock signal, and utilizing the first clock signal to sample the second clock signal to generate at least one counting value, where the first clock signal is generated from a first oscillator, and the second clock signal is generated from a second oscillator different from the first oscillator; the comparator is coupled to the counter, and is utilized for comparing the counting value with a predetermined value to generate at least one calibration signal; and the adjusting unit is coupled to the comparator, and is utilized for adjusting a frequency of the second oscillator according to the calibration signal.
    Type: Grant
    Filed: October 3, 2011
    Date of Patent: October 22, 2013
    Assignee: Himax Technologies Limited
    Inventors: Chun-Yu Chiu, Yaw-Guang Chang, Meng-Wei Shen
  • Patent number: 8532590
    Abstract: A feedback loop is used to determine phase distortion created in a signal by directly extracting the phase distortion information from a feedback signal using original frequency modulation information.
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: September 10, 2013
    Assignee: Intel Mobile Communications GmbH
    Inventors: Thomas Mayer, Nick Shute
  • Publication number: 20130222067
    Abstract: A PLL circuit includes an oscillator, a detection block, an integral path and a proportional path. The oscillator generates an oscillation signal. The detection block detects a phase difference between the oscillation signal and a reference signal and generates an integral signal that represents an integral value of the phase difference and a proportional signal that represents a current value of the phase difference. The integral path includes a regulator that receives the integral signal and supplies a regulated integral signal to the oscillator, and the regulator has a feedback loop including an error amplifier. The proportional path supplies the proportional signal, separately from the integral signal, to the oscillator. The oscillator generates the oscillation signal having an oscillation frequency controlled by both of the regulated integral signal and the proportional signal such that the phase of the oscillation signal is locked to the phase of the reference signal.
    Type: Application
    Filed: February 28, 2012
    Publication date: August 29, 2013
    Applicant: KAWASAKI MICROELECTRONICS INC.
    Inventors: Wenjing YIN, Anand GOPALAN
  • Patent number: 8508271
    Abstract: A phase locked loop that includes a signal generator arranged to output a feedback signal, a first phase detector arranged to detect a phase difference between the feedback signal and a reference signal and to output a first phase detect signal in dependence on that detection, a second phase detector arranged to detect a phase difference between the feedback signal and a delayed version of the reference signal or between the reference signal and a delayed version of the feedback signal and to output a second phase detect signal in dependence on that detection, and an adjustor. The adjustor is arranged to determine which of the first and second phase detect signals commutes first and to alter the frequency of the feedback signal in dependence on the result of the determination.
    Type: Grant
    Filed: July 31, 2012
    Date of Patent: August 13, 2013
    Assignee: Cambridge Silicon Radio Limited
    Inventors: Pasquale Lamanna, Davide Orifiamma
  • Patent number: 8502609
    Abstract: Embodiments provide a reference-less frequency detector that overcomes the “dead zone” problem of conventional circuits. In particular, the frequency detector is able to accurately resolve the polarity of the frequency difference between the VCO clock signal and the data signal, irrespective of the magnitude of the frequency difference and the presence of VCO clock jitter and/or ISI on the data signal.
    Type: Grant
    Filed: June 10, 2011
    Date of Patent: August 6, 2013
    Assignee: Broadcom Corporation
    Inventors: Mahyar Kargar, Siavash Fallahi, Namik Kocaman, Mehdi Khanpour, Afshin Momtaz
  • Patent number: 8493112
    Abstract: A signal processing apparatus of the present invention includes an input unit configured to receive a reference signal supplied from an external device, a phase detection unit configured to detect a phase difference between the reference signal received from the input unit and a clock signal, a generation unit configured to generate the clock signal with a frequency corresponding to an output of the phase detection unit, and a control unit configured to detect an error between a frequency of the reference signal received from the input unit and the frequency of the clock signal based on an output of the phase detection unit and to output information, which indicates the status of a frequency change in the reference signal, to a display device based on the detected error.
    Type: Grant
    Filed: August 12, 2011
    Date of Patent: July 23, 2013
    Assignee: Canon Kabushiki Kaisha
    Inventor: Yasuyuki Tanaka
  • Patent number: 8487707
    Abstract: The present invention discloses a frequency synthesizer which includes: a PLL including an oscillator for generating an oscillator signal and a first frequency divider for dividing a frequency of the oscillator signal to generate a first frequency-divided signal; a switching unit for switching the PLL to either an open loop status or a closed loop status; a second frequency divider, for dividing a frequency of a reference clock to generate a second frequency-divided signal; a counter, for counting according to the first frequency-divided signal and the second frequency-divided signal to generate a counter value when the PLL is in the open loop status; a comparator, for comparing the counter value with a predetermined value to generate a comparing result; and a determining unit, for adjusting an oscillator frequency of the oscillator according to the comparing result.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: July 16, 2013
    Assignee: MStar Semiconductor, Inc.
    Inventor: Fucheng Wang
  • Publication number: 20130169369
    Abstract: In one general aspect, an apparatus can include a reference oscillator counter circuit configured to produce a reference oscillator count value based on a reference oscillator signal, and a target oscillator counter circuit configured to produce a target oscillator count value based on a target oscillator signal where the target oscillator signal has a frequency targeted for calibration against a frequency of the reference oscillator signal. The apparatus can include a difference circuit configured to calculate a difference between the reference oscillator counter value and the target oscillator counter value, and a summation circuit configured to define a trim code based on only a portion of bit values from the difference.
    Type: Application
    Filed: December 30, 2011
    Publication date: July 4, 2013
    Inventors: John R. Turner, Tyler Daigle
  • Publication number: 20130162356
    Abstract: In one general aspect, an apparatus can include a phase frequency detector configured to produce a plurality of indicators of relative differences between a frequency of a target oscillator signal and a frequency of a reference oscillator signal. The apparatus can also include a pulse generator configured to produce a plurality of pulses based on the plurality of indicators. The plurality of pulses can include a first portion configured to trigger an increase in the frequency of the target oscillator signal and the plurality of pulses including a second portion configured to trigger a decrease in the frequency of the target oscillator signal.
    Type: Application
    Filed: December 21, 2011
    Publication date: June 27, 2013
    Inventors: Kenneth P. Snowdon, Jeffery S. Martin
  • Patent number: 8462579
    Abstract: Control signal oscillation filtering circuits, delay locked loops, clock synchronization methods and devices and systems incorporating the control signal oscillation filtering circuits are described. An oscillation filtering circuit includes a first oscillation filter configured to filter oscillations and a majority filter configured to average filter an output of a phase detector and generate in response thereto control signals to an adjustable delay line.
    Type: Grant
    Filed: March 13, 2012
    Date of Patent: June 11, 2013
    Assignee: Micron Technology, Inc.
    Inventor: Yantao Ma
  • Patent number: 8456242
    Abstract: A locked loop circuit includes an oscillator and an extrapolator. The oscillator generates an output signal in response to a control value. The extrapolator determines, based on a first state of the oscillator and a transfer function of the oscillator the control value for the oscillator to transition the oscillator to a second operating state.
    Type: Grant
    Filed: December 22, 2010
    Date of Patent: June 4, 2013
    Assignee: Silicon Laboratories Inc.
    Inventor: Kenneth W. Fernald
  • Patent number: 8451066
    Abstract: A PLL circuit is provided with an AD converter, a DA converter to which output from the AD converter is inputted, a filter circuit filtering an output signal of the DA converter, a voltage control oscillator outputting a signal of a different frequency in accordance with an output signal from the filter circuit and a frequency divider dividing a signal which the voltage control oscillator outputs. The AD converter operates by a timing signal from the voltage control oscillator and the DA converter outputs an analog signal corresponding to a value which the AD converter outputs by the timing signal outputted from the frequency divider.
    Type: Grant
    Filed: November 7, 2008
    Date of Patent: May 28, 2013
    Assignee: Panasonic Corporation
    Inventors: Hideyuki Murakami, Takashi Kawai, Kouji Nabetani
  • Patent number: 8451067
    Abstract: A variable modulus sigma delta (??) modulator for a fractional-N frequency synthesizer in accordance with the present invention may include an integer division unit; a pulse-width modulation (PWM) generator, a ?? noise-shaping unit, a first input FRAC for receiving a first programmable integer, and a second input MOD for receiving a second input, wherein the integer division unit is configured to perform a translation from the first input and the second input into a first output FRAC? and a second output R, the PWM generator is configured to receive the second input MOD and the second output R, and generate a modulated pulse signal, and the ?? noise-shaping unit is configured to receive the first output and the modulated pulse signal, and generate a sequence whose average equals approximately the first input over the second input.
    Type: Grant
    Filed: June 8, 2011
    Date of Patent: May 28, 2013
    Assignee: Asahi Kasei Microdevices Corporation
    Inventors: Cedric Morand, David Canard
  • Patent number: 8441323
    Abstract: A signal processing module with a timing comparator such as a time to digital converter is provided. The timing comparator comprises an error cancellation stage to remove a predicted effect of the imparted jitter from the timing comparator output signal. A jitter detector is used to detect the jitter from the comparator output signal, preferably residual jitter after the predicted effect of the jitter has been removed. Synchronous detection, such as correlation with the predicted jitter may be used to detect the jitter. The jitter detector adjusts a calibration factor of the timing comparator dependent on the detected jitter.
    Type: Grant
    Filed: September 11, 2009
    Date of Patent: May 14, 2013
    Assignee: NXP B.V.
    Inventors: Mickael Lucas, Emeric Uguen
  • Patent number: 8437701
    Abstract: A method and a terminal for acquiring a frequency difference are disclosed. The method includes acquiring a difference T1 between clock timing before dormancy and clock timing of a base station, recording a dormancy period T between dormancy start and dormancy end, acquiring a difference T2 between clock timing after dormancy and clock timing of the base station, and computing a frequency difference between a low speed clock and a base station clock according to normalization frequencies, T1, T, and T2.
    Type: Grant
    Filed: May 16, 2011
    Date of Patent: May 7, 2013
    Assignee: Huawei Device Co., Ltd.
    Inventor: Jianhai Shen
  • Patent number: 8432230
    Abstract: A high-accuracy oscillator obtains initial control bits to generate an initial signal and generates adjacent control bits to generate an adjusted signal from the oscillator based on the adjacent control bits. Characteristics of the initial signal and the adjacent signal are compared to a preset value to determine which of the initial signal and the adjusted signal is closer to a target signal. The closer of the initial signal and the adjusted signal to the target signal is output from the oscillator.
    Type: Grant
    Filed: March 23, 2011
    Date of Patent: April 30, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Zhou Peng
  • Publication number: 20130088300
    Abstract: There are provided an accumulator-type fractional N-PLL synthesizer for suppressing the fractional spurious caused by periodically switching a frequency division number of a fractional frequency divider, and a control method thereof. In an accumulator-type fractional N-PLL synthesizer (100), a pulse signal proportional to a fractional phase error occurring between a reference signal and an output signal of a fractional divider (112) for feeding back an output of a VCO (115) of an output stage to a preceding stage is generated using an error signal from an accumulator (120). Through the use of the pulse signal, pulse widths of a UP signal and a DN signal output from a phase detector (140) are controlled so as to reduce a fractional phase error occurring between the UP signal and the DN signal. Thus, the fractional spurious caused by periodically switching the frequency division number of the fractional divider (112) is suppressed.
    Type: Application
    Filed: May 11, 2012
    Publication date: April 11, 2013
    Applicant: ASAHI KASEI MICRODEVICES CORPORATION
    Inventor: Eizo Ichihara
  • Publication number: 20130069729
    Abstract: Phase-locked loop circuitry to generate an output signal, the phase-locked loop circuitry comprising oscillator circuitry, switched resistor loop filter, coupled to the input of the oscillator circuitry (which, in one embodiment, includes a voltage-controlled oscillator), including a switched resistor network including at least one resistor and at least one capacitor, wherein an effective resistance of the switched resistor network is responsive to and increases as a function of one or more pulsing properties of a control signal (wherein pulse width and frequency (or period) are pulsing properties of the control signal), phase detector circuitry, having an output which is coupled to the switched resistor loop filter, to generate the control signal (which may be periodic or non-periodic). The phase-locked loop circuitry may also include frequency detection circuitry to provide a lock condition of the phase-locked loop circuitry.
    Type: Application
    Filed: October 17, 2012
    Publication date: March 21, 2013
    Applicant: SiTime Corporation
    Inventor: SiTime Corporation
  • Patent number: 8373461
    Abstract: A VCO oscillates at a frequency that corresponds to a control voltage. A frequency mixer performs frequency mixing of the output signal of the VCO and a local signal having a local frequency. A first filter extracts a difference frequency signal obtained by the mixing operation of the mixer. A phase difference detection unit makes a comparison between the phase of the difference frequency signal extracted by the first filter and the phase of a reference signal having a reference frequency, and generates a phase difference signal that corresponds to the phase difference. A loop filter performs filtering of the phase difference signal so as to generate the control signal. A second filter extracts a summation frequency signal obtained by the mixing operation of the mixer, and outputs the summation frequency signal via an output terminal thereof.
    Type: Grant
    Filed: May 10, 2011
    Date of Patent: February 12, 2013
    Assignee: Advantest Corporation
    Inventor: Hideyuki Okabe
  • Patent number: 8368480
    Abstract: Phase locked loop circuits are provided, in which a phase locked loop module includes a voltage controlled oscillator to generate an oscillation signal with an output frequency according to a control voltage, and a gain calibration module triggers the phase locked loop module to induce a frequency variation characterized by a delta function in the output frequency and calculates a gain of the voltage controlled oscillator according to a phase error caused by the frequency variation in the output frequency.
    Type: Grant
    Filed: June 24, 2009
    Date of Patent: February 5, 2013
    Assignee: Mediatek Inc.
    Inventor: Ping-Ying Wang
  • Patent number: 8362932
    Abstract: Calibration data for calibrating time to digital conversion is obtained by switching a feed circuit of a time to digital converter between a normal operating mode or a calibration mode. A delay circuit with a delay circuit input and a plurality of taps outputs. A sampling register samples data from the data inputs. The feed circuit provides for selection of transitions of the oscillator signal that control timing of a first active transition at the clock circuit after a transition at the delay circuit input. A control circuit switches the feed circuit between normal operating mode and calibration mode, and controls the feed circuit successively to select a plurality of different transitions to control timing of the first active transition in the calibration mode. The control circuit reads out resulting data from the sampling register for each selection and determines calibration data for the oscillator signal from said data.
    Type: Grant
    Filed: June 30, 2009
    Date of Patent: January 29, 2013
    Assignee: ST-Ericsson SA
    Inventors: Nenad Pavlovic, Manel Collados Asensio, Xin He, Jan Van Sinderen
  • Patent number: 8362817
    Abstract: The present disclosure provides a phase comparator including, a first latch, a second latch, a first detection circuit, a second detection circuit, and a charge-pump circuit having the function of a changeover switch.
    Type: Grant
    Filed: August 26, 2011
    Date of Patent: January 29, 2013
    Assignee: Sony Corporation
    Inventors: Hidekazu Kikuchi, Hideo Morohashi
  • Patent number: 8355239
    Abstract: A phase locked loop (PLL) circuit includes a first signal detector having a first input terminal configured to receive a varying first input signal, a second input terminal configured to receive a feedback signal that corresponds to the center of the input frequency, and an output terminal configured to provide an output signal corresponding to a phase difference between the first input and feedback signals. A delay estimator has an input terminal configured to receive the output signal from the first phase detector and in response thereto, output a phase difference estimation signal. A variable delay circuit has an input terminal configured to receive the phase difference estimation signal and in response thereto, phase shift the second input signal.
    Type: Grant
    Filed: January 29, 2009
    Date of Patent: January 15, 2013
    Assignee: Infineon Technologies AG
    Inventors: Dirk Hammerschmidt, Simon Hainz, Tobias Werth, Mario Motz
  • Patent number: 8351867
    Abstract: The present invention provides an oscillator and a communication system using the oscillator, in particular, an LC oscillator adapted to lessen phase noise deterioration due to harmonic distortions and increase the amplitude of oscillation, thereby having a favorable low phase noise characteristic. The oscillator comprises at least one voltage to current converter consisting of a transistor and a resonator comprising two LC tanks consisting of a pair of conductive elements and inductive elements. A feedback loop is formed such that an output terminal of the voltage to current converter is connected to the resonator and a current input to the resonator is converted to a voltage which is in turn fed back to an input terminal of the voltage to current converter. Inductive elements constituting the two LC tanks constituting the resonator are mutually inductively couple and a coefficient of the mutual induction is about ?0.6.
    Type: Grant
    Filed: March 3, 2010
    Date of Patent: January 8, 2013
    Assignee: Hitachi, Ltd.
    Inventor: Yusuke Wachi
  • Patent number: 8339093
    Abstract: A system and method for controlling an AC motor drive includes a control system programmed with an energy algorithm configured to optimize operation of the motor drive. Specifically, the control system receives input of an initial voltage-frequency command to the AC motor drive, receives a real-time output of the AC motor drive generated according to the initial voltage-frequency command, and determines a real-time value of a motor parameter based on the real-time output of the AC motor drive. The control system also inputs a plurality of modified voltage-frequency commands to the AC motor drive, determines the real-time value of the motor parameter corresponding to each of the plurality of modified voltage-frequency commands, and identifies an optimal value of the motor parameter based on the real-time values of the motor parameter.
    Type: Grant
    Filed: November 17, 2009
    Date of Patent: December 25, 2012
    Assignee: Eaton Corporation
    Inventors: Bin Lu, Charles John Luebke, Joseph Charles Zuercher, John Charles Merrison, Thomas M. Ruchti
  • PLL
    Patent number: 8339206
    Abstract: A PLL includes: a charge-pump equalizer which has a plurality of charge pumps generating charge currents according to phase-difference signals, each being generated by delaying the phase-difference signal by different times, adds and outputs the charge currents generated by the charge pumps; a replica circuit, having ideal characteristics of a loop filter and a voltage controlled oscillator, which input a digital value having phase difference of the phase-difference signals, and generates a replica output according to the ideal characteristics; and a coefficient generating circuit which smoothes correlation values of the difference signals and the phase-difference signals to generate charge pump coefficients, and negatively feeds back the same to the plurality of charge pumps. The charge pumps generate the charge currents each having current values corresponding to the charge pump coefficients.
    Type: Grant
    Filed: December 2, 2011
    Date of Patent: December 25, 2012
    Assignee: Fujitsu Semiconductor Limited
    Inventor: Masaru Sawada
  • Patent number: 8339296
    Abstract: An amplifying circuit includes a pair of MOS transistors; an amplifier that amplify a difference between potentials of differential output nodes coupled to drains of the pair of MOS transistors; cancel circuits that cause cancel current to flow to one of the differential output nodes when the amplifier amplifies a voltage between the differential output nodes and that shut off, after the amplifier performs the amplification operation, inflow of the cancel current; and a controller that performs setting so that a potential of first one of the differential input signals is equal to a potential of another one of the differential input signals, that compares, before the inflow of the cancel current, potentials generated at differential output nodes when the difference between potentials of the differential output nodes is amplified, and that sets the cancel current so that the potentials are reversed after the inflow of the cancel current.
    Type: Grant
    Filed: March 24, 2011
    Date of Patent: December 25, 2012
    Assignee: Fujitsu Limited
    Inventor: Takumi Danjo
  • Patent number: 8289086
    Abstract: A digital fractional PLL introduces an accumulated phase offset before the digital VCO using a digital accumulator to achieve the fractional part of the division ratio. To provide this phase offset, the digital accumulator can integrate a fractional component ?n. By forcing ?n to zero, the PLL becomes an integer-N PLL. A de-skew timing configuration can be used to remove any time mismatch between integer and fractional counters of the PLL. A digital PLL can merge the function of frequency generation (DVCO) and that of fractional frequency counting into the same circuit block by reusing various phases of the frequency output to generate a fractional frequency count. A digital integer PLL can include a single bit comparator, wherein the feedback loop of this PLL forces the phase difference between the reference clock signal and the feedback signal to approach zero. By changing the duty cycle of feedback signal, the frequency tracking behavior of the loop can be varied.
    Type: Grant
    Filed: March 31, 2009
    Date of Patent: October 16, 2012
    Assignee: Qualcomm Atheros, Inc.
    Inventors: Shuo-Wei Chen, David Kuochieh Su
  • Patent number: 8289087
    Abstract: A computer-implemented method, device, and program product for detecting a phase shift between an I data clock and a Q data clock in processing an I data signal or a Q data signal used in quadrature modulation or quadrature demodulation. The method includes: receiving an input of the I data clock and the Q data clock; performing exclusive-ORing (XORing) on the I data clock and the Q data clock; latching a result of the performance of XORing on a phase sampling clock which is asynchronous with the I data clock and the Q data clock; incrementing a first number; incrementing a second number; comparing the incremented first number and the incremented second number and determining, based on a phase determination criterion, a phase shift between the I data clock and the Q data clock; and detecting a phase shift between the I data clock and the Q data clock.
    Type: Grant
    Filed: September 15, 2010
    Date of Patent: October 16, 2012
    Assignee: International Business Machines Corporation
    Inventors: Yasunao Katayama, Yasuteru Kohda, Nobuyuki Ohba
  • Publication number: 20120256692
    Abstract: An oscillator includes: a substrate; a reference oscillation circuit including a first MEMS oscillator disposed above the substrate, the reference oscillation circuit outputting a first oscillation signal; at least one voltage-controlled oscillation circuit including a second MEMS oscillator disposed above the substrate, the oscillation frequency of the at least one voltage-controlled oscillation circuit being controlled based on a control signal, the at least one voltage-controlled oscillation circuit outputting a second oscillation signal; a frequency division circuit dividing the frequency of the second oscillation signal and outputting a frequency division signal; and a phase-comparison circuit outputting the control signal based on a phase difference between the frequency division signal and the first oscillation signal, wherein the first MEMS oscillator and the second MEMS oscillator each have a first electrode and a second electrode, the second electrode has a movable part disposed so as to face the fi
    Type: Application
    Filed: April 4, 2012
    Publication date: October 11, 2012
    Applicant: SEIKO EPSON CORPORATION
    Inventors: Aritsugu YAJIMA, Shogo INABA, Ryuji KIHARA
  • Patent number: 8283983
    Abstract: A frequency calibration method for a programmable oscillator includes the steps of: counting an oversampling number of an oversampling signal and estimating an accumulated bit number of a USB data stream according to the oversampling signal; calculating a difference between the oversampling number and M times of the accumulated bit number when the accumulated bit number is larger than or equal to a predetermined value; and determining a frequency calibration step of the oversampling signal according to the difference. The present invention further provides a frequency calibration device for a programmable oscillator.
    Type: Grant
    Filed: November 17, 2010
    Date of Patent: October 9, 2012
    Assignee: PixArt Imaging Inc.
    Inventors: Chih Yen Wu, Chien Jung Huang, Hsiang Sheng Liu, Ching Chih Chen
  • Patent number: 8275087
    Abstract: An endpoint or other communication device of a communication system includes a clock recovery module. The communication device is operative as a slave device relative to another communication device that is operative as a master device. The clock recovery module comprises a clock recovery loop configured to control a slave clock frequency of the slave device so as to synchronize the slave clock frequency with a master clock frequency of the master device. The clock recovery loop comprises a primary loop having a first frequency error estimator for generating a first estimate of error between the master and slave clock frequencies, a second frequency error estimator outside of the primary loop for generating a second estimate of error between the master and slave clock frequencies, and an accumulator coupled between the second frequency error estimator and the primary loop. The second estimate is controllably injected into the primary loop via the accumulator.
    Type: Grant
    Filed: December 19, 2008
    Date of Patent: September 25, 2012
    Assignee: Alcatel Lucent
    Inventors: Ilija Hadzic, Dennis Raymond Morgan
  • Patent number: 8259888
    Abstract: The present invention provides a method of processing signal data comprising generating a first clock signal and a second clock signal and processing the signal data using the first clock signal and the second clock signal. While processing the signal data, the phase difference between the first clock signal and the second clock signal is measured and corrected for so that a target phase difference between the first clock signal and the second clock signal is maintained.
    Type: Grant
    Filed: May 23, 2008
    Date of Patent: September 4, 2012
    Assignee: Integrated Device Technology, Inc.
    Inventors: Junqi Hua, Alberto Baldisserotto, Steven White
  • PLL
    Publication number: 20120218049
    Abstract: A PLL includes: a charge-pump equalizer which has a plurality of charge pumps generating charge currents according to phase-difference signals, each being generated by delaying the phase-difference signal by different times, adds and outputs the charge currents generated by the charge pumps; a replica circuit, having ideal characteristics of a loop filter and a voltage controlled oscillator, which input a digital value having phase difference of the phase-difference signals, and generates a replica output according to the ideal characteristics; and a coefficient generating circuit which smoothes correlation values of the difference signals and the phase-difference signals to generate charge pump coefficients, and negatively feeds back the same to the plurality of charge pumps. The charge pumps generate the charge currents each having current values corresponding to the charge pump coefficients.
    Type: Application
    Filed: December 2, 2011
    Publication date: August 30, 2012
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Masaru SAWADA
  • Patent number: 8253500
    Abstract: A frequency-phase adjusting device includes a first controller, a second controller, and an oscillating circuit. The first controller generates a first control signal according to a target frequency and a current frequency. The second controller generates a second control signal according to the first control signal, wherein the second control signal is related to a first frequency difference, a second frequency difference, and a designated duration. The oscillating circuit adjusts the current frequency according to the first frequency difference, the second frequency difference, and the designated duration. The current frequency is set as a first frequency during a first duration, set as a second frequency during the designated duration, and set as a third frequency during a second duration. The first frequency difference equals a difference between the first frequency and the second frequency, and the second frequency difference equals a difference between the second frequency and the third frequency.
    Type: Grant
    Filed: July 21, 2010
    Date of Patent: August 28, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Liang-Wei Huang, Ting-Fa Yu, Ta-Chin Tseng, Li-Wei Fang
  • Patent number: 8253499
    Abstract: A charge pump includes a first current source, a second current source, a first switch, a second switch, a third switch, a fourth switch, a reset switch, an inverse reset switch and a capacitance. The first and third switches have first terminals coupled to the first current source. The second and fourth switches have first terminals coupled to the second current source. The first, second and reset switches have second terminals coupled to a first terminal of the inverse reset switch. The reset switch has a first terminal coupled to second terminals of the third and fourth switches. The first and second switches are respectively controlled by first and second control signals, the third and fourth switches are respectively controlled by inverse signals of the first and second control signals, and the inverse reset switch is controlled by the inverse reset signal.
    Type: Grant
    Filed: January 24, 2011
    Date of Patent: August 28, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Meng-Ting Tsai, Kun-Ju Tsai, Yung-Chih Liang
  • Publication number: 20120212296
    Abstract: A signal generating circuit includes: an operating circuit arranged to generate a first control signal according to a reference clock signal and a feedback oscillating signal; a controllable oscillator arranged to generate an output oscillating signal according to the first control signal and a second control signal; a feedback circuit arranged to generate the feedback oscillating signal according to the output oscillating signal and a third control signal; a control circuit arranged to generate the second control signal and the third control signal according to an input signal; and a calibrating circuit arranged to calibrate the control circuit to adjust the second control signal by detecting a phase difference between the reference clock signal and the feedback oscillating signal.
    Type: Application
    Filed: February 17, 2011
    Publication date: August 23, 2012
    Inventors: Hsin-Hung Chen, Hsiang-Hui Chang
  • Patent number: 8249533
    Abstract: A rapidly adjustable local oscillation (LO) module for use in a radio transmitter or a radio receiver includes an oscillation generating module and a high frequency switching module. The oscillation generating module is operably coupled to generate a plurality of local oscillations. The high frequency switching module is operably coupled to, for a first one of a plurality of transmission paths, provide one of the plurality of local oscillations when a first transmission path selection indication is in a first state and provide another one of the plurality of local oscillations when the first transmission path selection indication is in a second state and, for a second one of the plurality of transmission paths, provide the one of the plurality of local oscillations when a second transmission path selection indication is in a first state and provide the another one of the plurality of local oscillations when the second transmission path selection indication is in a second state.
    Type: Grant
    Filed: November 14, 2005
    Date of Patent: August 21, 2012
    Assignee: Vixs Systems, Inc.
    Inventors: Bojan Subasic, Mathew A. Rybicki
  • Patent number: 8242857
    Abstract: A single side band (SSB) mixer includes an in-phase SSB mixer unit and a quadrature-phase SSB mixer unit. The in-phase SSB mixer unit generates an in-phase output current, and includes a first transformer load in which a portion of a quadrature-phase output current flows. The quadrature-phase SSB mixer unit generates the quadrature-phase output current, and includes a second transformer load in which a portion of the in-phase output current flows. The SSB mixer may be used in a wide frequency band without degrading frequency selectivity.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: August 14, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Kyung-Goo Moh
  • Patent number: 8242848
    Abstract: An oscillation frequency control circuit configured to control a frequency of a second clock signal of an oscillation circuit generating and outputting the second clock signal having a frequency in response to an input control signal is disclosed. The oscillation frequency control circuit includes a frequency difference detection circuit unit configured to detect a difference between a frequency of a predetermined first clock signal input externally and the frequency of the second clock signal, and generate and output a signal indicating a result of the detection; and a frequency control circuit unit configured to control the frequency of the second clock signal so that the frequency of the second clock signal continually changes back and forth between a predetermined lower limit value and a predetermined upper limit value in response to the output signal from the frequency difference detection circuit.
    Type: Grant
    Filed: January 16, 2009
    Date of Patent: August 14, 2012
    Assignee: Ricoh Company, Ltd.
    Inventor: Takashi Michiyoshi
  • Patent number: 8207794
    Abstract: The phase locked loop has a phase-frequency detector (PFD), a loop filter (LF), a voltage controlled oscillator (VCO), and a 3-stage frequency divider. The PFD receives a reference signal and a feedback signal to determine phase and frequency errors. The LF), coupled to the phase-frequency detector, filters the phase and frequency errors to generate a control voltage. The VCO, coupled to the loop filter, generates a VCO output signal according to the control voltage. The 3-stage frequency divider, coupled to the voltage controlled oscillator, divides the frequency of the VCO output signal 3 times to generate the feedback signal. The 3-stage frequency divider comprises three cascaded frequency dividers with different rangers of operating frequencies.
    Type: Grant
    Filed: October 5, 2010
    Date of Patent: June 26, 2012
    Assignees: Mediatek Inc., National Taiwan University
    Inventors: Jri Lee, Ming-Chung Liu
  • Patent number: 8207795
    Abstract: A delay cell for use in a ring oscillator and associated method is provided. The delay cell includes a differential amplifier, a switched capacitance bank, and a Kvco equalizer. The differential amplifier comprises a differential pair, a first load and a second load. The differential pair includes a positive input terminal, a negative input terminal, a positive output terminal, and a negative output terminal. The first load is coupled to the positive output terminal, and the second load is coupled to the negative output terminal. The switched capacitance bank has a plurality of controlled capacitor paths selectively connecting to the positive output terminal or the negative output terminal according to a capacitance controlling signal. The Kvco equalizer has an adjustable current source for providing a current to the Kvco equalizer according to a current controlling signal to compensate currents flowing through the first load and the second load.
    Type: Grant
    Filed: March 25, 2009
    Date of Patent: June 26, 2012
    Assignee: MStar Semiconductor, Inc.
    Inventor: Yao-Chi Wang