Patents Represented by Attorney Chi-Pin Chang
  • Patent number: 5965270
    Abstract: An amorphous-silicone-based antifuse structure has been invented for VLSI (Very Large Scale Integration circuits) FPGA's (Fields Programmable Gate Array) applications. The structure comprises from top to bottom a first Al layer/a first i-a-SiC:H layer/an i-a-SiH layer/a second i-a-SiC:H layer/a second Al layer, which is basically a MIM (Metal/Insulator/Metal) structure. The MIM structure offers such major advantages as simple for preparation and low in cost. Due to use of the Al layer as an electrode metal and use of a PECVD system for the preparation of the amorphous silicon materials, the antifuse structure is compatible with that of general VLSI devices. In addition, due to a difference in the thickness of barrier enhancement layers in the first and the second i-a-SiC:H layer, a programmed voltage can be adjusted easily and applied in many fields. This structure has a very low on-resistance as the antifuse structure breakdown. The anitifuse has a high resistance (i.e.
    Type: Grant
    Filed: July 19, 1996
    Date of Patent: October 12, 1999
    Assignee: National Science Council
    Inventors: Yeau-Kuen Fang, Kuen-Hsien Lee