Patents Represented by Attorney, Agent or Law Firm Ivy Y. Mei
  • Patent number: 7672417
    Abstract: A data and clock recovery circuit having a retimer mode and a resync mode. In one embodiment, a receiver circuit includes; a retimer; a clock recovery circuit to provide a clock signal to the retimer; and an adjustable delay to provide a delayed version of an input signal to the retimer. When in a resync mode, the adjustable delay causes a pre-selected delay in the input signal and the clock recovery circuit dynamically selects a clock phase to generate the clock signal. When in a second mode, the adjustable delay dynamically adjusts the delayed version of the input signal and the clock recovery circuit outputs the clock signal having a pre-selected clock phase.
    Type: Grant
    Filed: August 31, 2006
    Date of Patent: March 2, 2010
    Assignee: Montage Technology Group Limited
    Inventors: Xiaomin Si, Larry Wu
  • Patent number: 7599449
    Abstract: Methods and apparatuses for blind equalizers with a hybrid adaptation error. In one embodiment, a Quadrature Amplitude Modulation (QAM) signal receiver, includes: a filter to reduce error in equalization, the filter to output a QAM signal; a decision engine coupled to the filter to determine a symbol based on the QAM signal; a first error generator coupled to the filter to compute a first error signal based on the QAM signal and a constant; a second error generator coupled to the filter and the decision engine to compute a second error signal based on the QAM signal and the determined symbol; an error combinator coupled to the first and second error generators to generate a combined error signal from the first and second error signals; and an adaptation engine coupled with the error combinator and the filter to reduce a equalization error according to the combined error signal.
    Type: Grant
    Filed: April 10, 2006
    Date of Patent: October 6, 2009
    Assignee: Montage Technology Group, Ltd
    Inventor: Li Zhang
  • Patent number: 7558980
    Abstract: Systems and methods to distribute clock signals using a common bus. In one embodiment, a clock signal distribution system includes: a bus; a transmitter coupled to the bus to drive a clock signal onto the bus; and one or more receivers coupled to the bus to receive the clock signal, in which the impedance of each receiver is lower than 1000 ohms (or 500 or 200 ohms). In one embodiment, the clock distribution system is on an integrated circuit to distribute the clock on the integrated circuit chip. In one embodiment, the receivers are self-biased; a bias current of the transmitter is a dynamic sum of bias currents of the receivers; and, each of the receivers has a duty cycle correction mechanism. In one embodiment, there is no inductor between the transmitter and the low impedance receiver in the clock distribution system; and the bus has no terminator.
    Type: Grant
    Filed: January 4, 2007
    Date of Patent: July 7, 2009
    Assignee: Montage Technology Group Limited
    Inventors: Swee Ann Teo, Xiaomin Si, Larry Wu
  • Patent number: 7558124
    Abstract: A memory interface to bridge a parallel memory bus and a serial memory bus. A printed circuit board includes at least one memory interface buffer chip to connect a memory controller of core logic and an advanced memory buffer (AMB). The memory controller has a memory interface for a parallel memory bus.
    Type: Grant
    Filed: March 28, 2006
    Date of Patent: July 7, 2009
    Assignee: Montage Technology Group, Ltd
    Inventors: Larry Wu, Gang Shan, Stephen Tai, Howard Yang, Zhen-Dong Guo
  • Patent number: 7368950
    Abstract: High-speed and low-power consumption CMOS receivers using adaptively-regulated power supply and pseudo differential digital logic to: 1) reduce the power consumption of the transceiver; and, 2) increase the power supply rejection (PSR) during processing the data.
    Type: Grant
    Filed: November 16, 2005
    Date of Patent: May 6, 2008
    Assignee: Montage Technology Group Limited
    Inventors: Larry Wu, Howard Yang, Zhen-Dong Guo
  • Patent number: 7366926
    Abstract: Integrated circuit chips with on-chip supply regulators with programmability and initialization. In one embodiment, an integrated circuit, includes: an initialization circuit to assert an initialization signal during powering up of the integrated circuit; a control circuit coupled to the initialization circuit; and a power supply regulator coupled to the control circuit, the power supply regulator to provide a first voltage to the control circuit when the initialization signal is asserted, the power supply regulator to provide a second voltage to the control circuit according to a control signal from the control circuit when the initialization signal is not asserted. In one embodiment, the integrated circuit includes a digital television demodulator.
    Type: Grant
    Filed: June 13, 2006
    Date of Patent: April 29, 2008
    Assignee: Montage Technology Group Limited
    Inventors: Xiaomin Si, Howard Yang, Stephen Tai
  • Patent number: 6586789
    Abstract: Pixel image sensors with lateral photodiode elements and vertical overflow drain systems. According to at least one embodiment of the present invention, an image sensor pixel includes a lateral photodiode element and a vertical overflow drain system for draining excessive charges accumulated in the charge collecting region of the lateral photodiode element and for resetting the charge collecting region of the lateral photodiode element.
    Type: Grant
    Filed: October 7, 2002
    Date of Patent: July 1, 2003
    Inventor: Lixin Zhao