Patents Represented by Attorney Ling Hong
  • Patent number: 7549066
    Abstract: A non-volatile memory array such as a flash memory array may include a power savings circuit to control a stand-by mode of the non-volatile memory array. The power savings circuit may cause a placement of the non-volatile memory array into a stand-by mode in the absence of activity on at least one or more inputs of the non-volatile memory array. Power may be saved automatically without processor intervention by reducing the operating current of the non-volatile memory array. The automatic power savings circuit may provide a chip enable output to an input of stand-by circuitry to control the operation of the standby circuitry without requiring an explicit stand-by command from a processor.
    Type: Grant
    Filed: November 15, 2002
    Date of Patent: June 16, 2009
    Assignee: Intel Corporation
    Inventors: Christopher John Haid, Enrico David Carrieri
  • Patent number: 7469316
    Abstract: Machine-readable media, methods, and apparatus are described to issue transactions to a memory. In some embodiments, a memory controller may select pending transactions based upon selection criteria and may issue the selected transactions to memory. Further, the memory controller may close a page of the memory accessed by a write transaction in response to determining that the write transaction is the last write transaction of a series of one or more write transactions.
    Type: Grant
    Filed: February 10, 2003
    Date of Patent: December 23, 2008
    Assignee: Intel Corporation
    Inventor: James M. Dodd
  • Patent number: 7100033
    Abstract: A system includes a first processor, a second processor and a circuit. The first processor includes a first terminal and enters a first test mode in response to the first terminal having a first signal state. The second processor includes a second terminal. The second processor enters a second test mode in response to the second terminal having a second signal state. The circuit may regulate the timing of the first and second signal states to place both the first processor in the first test mode and the second processor in the second test mode at approximately the same time. The circuit may regulate the timing of the signals to cause the first and second processors to resume normal modes of operation at approximately the same time.
    Type: Grant
    Filed: October 23, 2002
    Date of Patent: August 29, 2006
    Assignee: Intel Corporation
    Inventors: Charles P. Roth, Minesh S. Desai, Gerold Mueller, Peter Lachner
  • Patent number: 7096377
    Abstract: A method and apparatus for reading a value provided by an electronic device and using that value to derive and set a timing parameter for a bus to which the electronic device is attached.
    Type: Grant
    Filed: March 27, 2002
    Date of Patent: August 22, 2006
    Assignee: Intel Corporation
    Inventors: Mohan J. Kumar, Bassam N. Elkhoury
  • Patent number: 7093079
    Abstract: Machine-readable media, methods, and apparatus are described for processing coherent requests of a computing device comprising multiple cache nodes. In some embodiments, a coherent switch may receive from a requesting cache node a coherent request for a line of memory. The coherent switch may further issue snoop requests to one or more non-requesting cache nodes based upon whether a snoop filter bypass mode is enabled. In particular, the coherent switch when not in snoop filter bypass mode may obtain coherency data from a snoop filter and may issue snoop requests to zero or more non-requesting cache nodes based upon the coherency data obtained from the snoop filter. Further, the coherent switch when in snoop filter bypass mode may bypass the snoop filter and may issue snoop requests to all non-requesting cache agents.
    Type: Grant
    Filed: December 17, 2002
    Date of Patent: August 15, 2006
    Assignee: Intel Corporation
    Inventors: Tuan M. Quach, Lily Pao Looi, Kai Cheng