Patents Represented by Law Firm lr Sughrue, Mion, Zinn, MacPeak & Seas
  • Patent number: 4965814
    Abstract: A frame synchronizer comprises a frame sync detector for detecting a frame sync pattern multiplexed with a data signal. First and second counters are incremented in response to an input clock signal to generate output signals at frame intervals. A mismatch detector detects a first mismatch between the output of sync detector and the output of first counter and a second mismatch between the sync detector output and the output of second counter. To reduce resynchronization period, the second counter is disabled in response to the detection of the second mismatch and its binary count is loaded into the first counter upon detection of the first mismatch. According to a different aspect, a bit synchronizer includes a plurality of latches connected to a data input terminal for respectively latching a data signal in response to a latch timing signal applied thereto. A mismatch detector is provided for detecting a mismatch between outputs of the latches.
    Type: Grant
    Filed: January 23, 1989
    Date of Patent: October 23, 1990
    Assignee: NEC Corporation
    Inventors: Norio Yoshida, Hiroshi Shimizu