Patents Represented by Law Firm Oppeneheimer Poms Smith
  • Patent number: 5640337
    Abstract: A technique is described for testing the performance of a target electronic system ultimately employing an ASIC comprising a core cell and surrounding logic, using an inchoate (designed, but not yet fabricated) ASIC on an interim basis. In one embodiment, a Q-part, or qualification part, which is essentially a bond-out of the core cell, is used in conjunction with programmable logic devices configured to perform the function of the surrounding logic. The Q-part and programmable logic are interconnected on a pod, and plugged into an interim version of a target electronic system. In another embodiment, the Q-part is software-simulated and interconnected on the pod to programmable logic devices. The programmable logic devices may be programmed either on-pod or off-pod, and signals incident to the operation of the pod plugged into the interim electronic system can be monitored and controlled.
    Type: Grant
    Filed: August 13, 1996
    Date of Patent: June 17, 1997
    Assignee: LSI Logic Corp.
    Inventors: Jen-Hsun Huang, Michael D. Rostoker, David Gluss