Patents Assigned to Advanced Power Technology, Inc.
  • Patent number: 9018962
    Abstract: A protective system far a power transformer having a neutral line connected to ground where large currents can flow in the neutral line due to electro-magnetic disturbances. The system includes circuitry for: (a) sensing the current level in the neutral line and whether it exceeds a predetermined threshold for a predetermined period; and (b) sensing and processing the harmonic content of the load current and determining the existence of certain relationships of the “even” and “odd” harmonics. Signals, including alarms, indicative of excessive conditions are produced. The system may also include circuitry for sensing the load current level and generating a signal alarm if the load level is above a given value when the harmonics and the DC current have values in excess of certain predetermined values.
    Type: Grant
    Filed: January 8, 2013
    Date of Patent: April 28, 2015
    Assignee: Advanced Power Technologies, Inc
    Inventors: Gary R. Hoffman, Edward S. Kwon, Hong Cai
  • Patent number: 7169634
    Abstract: An improved Fast Recovery Diode comprises a main PN junction defining a central conduction region for conducting high current in a forward direction and a peripheral field spreading region surrounding the central conduction region for blocking high voltage in the reverse direction. The main PN junction has an avalanche voltage equal to or lower than an avalanche voltage of the peripheral field spreading region so substantially the entire said main PN junction participates in avalanche conduction. This rugged FRED structure can also be formed in MOSFETS, IGBTS and the like.
    Type: Grant
    Filed: January 13, 2004
    Date of Patent: January 30, 2007
    Assignee: Advanced Power Technology, Inc.
    Inventors: Shanqi Zhao, Dumitru Sdrulla
  • Publication number: 20050285117
    Abstract: A SiC die with Os and/or W/WC/TiC contacts and metal conductors is encapsulated either alone or on a ceramic substrate using a borosilicate (BSG) glass that is formed at a temperature well below upper device operating temperature limits but serves as a stable protective layer above the operating temperature (over 1000° C., preferably >1200° C.). The glass is preferably 30-50% B2O3/70-50% SiO2, formed by reacting a mixed powder, slurry or paste of the components at 460°-1000° C. preferably about 700° C. The die can be mounted on the ceramic substrate using the BSG as an adhesive. Metal conductors on the ceramic substrate are also protected by the BSG. The preferred ceramic substrate is AlN but SiC/AlN or Al2 03 can be used.
    Type: Application
    Filed: June 15, 2005
    Publication date: December 29, 2005
    Applicant: Advanced Power Technology, Inc., a Delaware corporation
    Inventors: James Parsons, B. Kwak
  • Publication number: 20050218500
    Abstract: The invention involves a method of packaging and interconnecting four power transistor dies to operate at a first frequency without oscillation at a second frequency higher than the first frequency but lower than a cutoff frequency of the transistors. The dies are mounted on a substrate with a lower side (drain) of each die electrically and thermally bonded to a first area of a conductive layer on the substrate. A source of each die is electrically connected to a second area of the conductive layer on the substrate. A gate of each die is electrically connected to a third, common interior central area of the conductive layer on the substrate via separate electrical leads.
    Type: Application
    Filed: June 3, 2005
    Publication date: October 6, 2005
    Applicant: Advanced Power Technology, Inc., a Delaware corporation
    Inventor: Richard Frey
  • Patent number: 6939743
    Abstract: The invention involves a method of packaging and interconnecting four power transistor dies to operate at a first frequency without oscillation at a second frequency higher than the first frequency but lower than a cutoff frequency of the transistors. The method comprises mounting the dies on a substrate with a lower side (drain) of each die electrically and thermally bonded to a first area of a conductive layer on the substrate; electrically connecting a source of each die to a second area of the conductive layer on the substrate; and electrically connecting a gate of each die to a third, common interior central area of the conductive layer on the substrate via separate electrical leads.
    Type: Grant
    Filed: January 27, 2003
    Date of Patent: September 6, 2005
    Assignee: Advanced Power Technology, Inc.
    Inventor: Richard B. Frey
  • Patent number: 6911714
    Abstract: A SiC die with Os and/or W/WC/TiC contacts and metal conductors is encapsulated either alone or on a ceramic substrate using a borosilicate (BSG) glass that is formed at a temperature well below upper device operating temperature limits but serves as a stable protective layer above the operating temperature (over 1000° C., preferably >1200° C.). The glass is preferably 30-50% B2O3/70-50% SiO2, formed by reacting a mixed powder, slurry or paste of the components at 460°-1000° C. preferably about 700° C. The die can be mounted on the ceramic substrate using the BSG as an adhesive. Metal conductors on the ceramic substrate are also protected by the BSG. The preferred ceramic substrate is AlN but SiC/AlN or Al2O3 can be used.
    Type: Grant
    Filed: November 1, 2001
    Date of Patent: June 28, 2005
    Assignee: Advanced Power Technology, Inc.
    Inventors: James D. Parsons, B. Leo Kwak
  • Publication number: 20050029226
    Abstract: The disclosure relates to a plasma etch chemistry which allows a near perfectly anisotropic etch of silicon. A Cl-based plasma etch such as SiCl4+Cl2 has CH2Br2 added thereto, readily allowing the anisotropic etching of silicon. The silicon surface facing the discharge is subjected to ion bombardment, allowing the volatilization (etching) of silicon as a Si—Cl—Br compound. The Br which adsorbs on the sidewalls of the etched silicon passivates them from the etching. This new plasma etch chemistry yields a very smooth etched surface, and the etch rate is relatively insensitive to the electrical conductivity of the silicon. The use of dibromomethane is an improvement over the prior art which typically used HBr; a poisonous and ozone depleting gas. Dibromomethane is a relatively safe gas and not ozone depleting, yet giving substantially similar results in plasma etching of silicon, silicon nitride, and other materials.
    Type: Application
    Filed: July 30, 2004
    Publication date: February 10, 2005
    Applicant: Advanced Power Technology, Inc.
    Inventor: Lyle Leverich
  • Publication number: 20040164347
    Abstract: An improved Fast Recovery Diode comprises a main PN junction defining a central conduction region for conducting high current in a forward direction and a peripheral field spreading region surrounding the central conduction region for blocking high voltage in the reverse direction. The main PN junction has an avalanche voltage equal to or lower than an avalanche voltage of the peripheral field spreading region so substantially the entire said main PN junction participates in avalanche conduction. This rugged FRED structure can also be formed in MOSFETS, IGBTS and the like.
    Type: Application
    Filed: January 13, 2004
    Publication date: August 26, 2004
    Applicant: Advanced Power Technology, Inc., a Delaware corporation
    Inventors: Shanqi Zhao, Dumitru Sdrulla
  • Publication number: 20040136208
    Abstract: The invention proposes a single stage, single switch, input-output isolated converter configuration using a hybrid combination of forward and flyback converters. The converter operates at a high input power factor with a regulated DC output voltage. It makes use of a novel control scheme utilizing duty cycle control at two discrete operating frequencies. Although the invention employs two frequencies, it does not use a continuous frequency variation. The proposed configuration has the advantage of reduced peak current stresses on the components and is specifically suited for ‘buck’ applications where low DC output voltages (e.g. 24V, 48V) are needed. The proposed configuration will be of specific interest to industries associated with battery charging and uninterruptible power supply (UPS) systems.
    Type: Application
    Filed: October 20, 2003
    Publication date: July 15, 2004
    Applicant: ADVANCED POWER TECHNOLOGY, INC., a Delaware corporation
    Inventors: Vivek Agarwal, Victor Prince Sundarsingh, Serge Bontemps, Alain Calmels
  • Patent number: 6664594
    Abstract: A power MOSFET type device, which can include an IGBT or other VDMOS device having similar forward transfer characteristics, is formed with an asymmetrical channel, to produce different gate threshold voltage characteristics in different parts of the device. The different gate threshold voltage characteristics can be achieved either by different source region doping concentrations or different body region doping concentrations subjacent the gate oxide, or by asymmetrical gate oxide thicknesses. The portion of overall channel affected can be 50% or such other proportion as the designer chooses, to reduce the zero temperature coefficient point of the device and improve its Safe Operating Area in linear operation, while retaining low conduction loss. Multiple power MOSFET devices with asymmetrical channels can easily be used safely in parallel linear power amplifier circuits.
    Type: Grant
    Filed: October 9, 2002
    Date of Patent: December 16, 2003
    Assignee: Advanced Power Technology, Inc.
    Inventor: Stanley J. Klodzinski
  • Publication number: 20030141587
    Abstract: The invention involves a method of packaging and interconnecting four power transistor dies to operate at a first frequency without oscillation at a second frequency higher than the first frequency but lower than a cutoff frequency of the transistors. The method comprises mounting the dies on a substrate with a lower side (drain) of each die electrically and thermally bonded to a first area of a conductive layer on the substrate; electrically connecting a source of each die to a second area of the conductive layer on the substrate; and electrically connecting a gate of each die to a third, common interior central area of the conductive layer on the substrate via separate electrical leads.
    Type: Application
    Filed: January 27, 2003
    Publication date: July 31, 2003
    Applicant: ADVANCED POWER TECHNOLOGY, INC., a Delaware corporation
    Inventor: Richard B. Frey
  • Publication number: 20030034522
    Abstract: A power MOSFET type device, which can include an IGBT or other VDMOS device having similar forward transfer characteristics, is formed with an asymmetrical channel, to produce different gate threshold voltage characteristics in different parts of the device. The different gate threshold voltage characteristics can be achieved either by different source region doping concentrations or different body region doping concentrations subjacent the gate oxide, or by asymmetrical gate oxide thicknesses. The portion of overall channel affected can be 50% or such other proportion as the designer chooses, to reduce the zero temperature coefficient point of the device and improve its Safe Operating Area in linear operation, while retaining low conduction loss. Multiple power MOSFET devices with asymmetrical channels can easily be used safely in parallel linear power amplifier circuits.
    Type: Application
    Filed: October 9, 2002
    Publication date: February 20, 2003
    Applicant: Advanced Power Technology, Inc.
    Inventor: Stanley J. Klodzinski
  • Patent number: 6503786
    Abstract: A power MOSFET type device, which can include an IGBT or other VDMOS device having similar forward transfer characteristics, is formed with an asymmetrical channel, to produce different gate threshold voltage characteristics in different parts of the device. The different gate threshold voltage characteristics can be achieved either by different source region doping concentrations or different body region doping concentrations subjacent the gate oxide, or by asymmetrical gate oxide thicknesses. The portion of overall channel affected can be 50% or such other proportion as the designer chooses, to reduce the zero temperature coefficient point of the device and improve its Safe Operating Area in linear operation, while retaining low conduction loss. Multiple power MOSFET devices with asymmetrical channels can easily be used safely in parallel linear power amplifier circuits.
    Type: Grant
    Filed: August 8, 2001
    Date of Patent: January 7, 2003
    Assignee: Advanced Power Technology, Inc.
    Inventor: Stanley J. Klodzinski
  • Publication number: 20020074585
    Abstract: A power MOSFET transistor is formed on a substrate including a source, body layer, and drain layer and an optional fourth layer for an IGBT. The device is characterized by a conductive gate having a high conductivity metal layer coextensive with a polysilicon layer for high power and high speed operation.
    Type: Application
    Filed: February 22, 2002
    Publication date: June 20, 2002
    Applicant: ADVANCED POWER TECHNOLOGY, INC., Delaware corporation
    Inventors: Dah Wen Tsang, John W. Mosier, Douglas A. Pike, Theodore O. Meyer
  • Publication number: 20020020873
    Abstract: A power MOSFET type device, which can include an IGBT or other VDMOS device having similar forward transfer characteristics, is formed with an asymmetrical channel, to produce different gate threshold voltage characteristics in different parts of the device. The different gate threshold voltage characteristics can be achieved either by different source region doping concentrations or different body region doping concentrations subjacent the gate oxide, or by asymmetrical gate oxide thicknesses. The portion of overall channel affected can be 50% or such other proportion as the designer chooses, to reduce the zero temperature coefficient point of the device and improve its Safe Operating Area in linear operation, while retaining low conduction loss. Multiple power MOSFET devices with asymmetrical channels can easily be used safely in parallel linear power amplifier circuits.
    Type: Application
    Filed: August 8, 2001
    Publication date: February 21, 2002
    Applicant: Advanced Power Technology, Inc.
    Inventor: Stanley J. Klodzinski
  • Patent number: 6105289
    Abstract: A display system for translucent objects comprising a shelf having an upper surface and a lower surface with apertures extending through the shelf. A fiber optic strand has an input end and an output end positioned through each aperture with its output end located at the upper surface of a shelf and with the strands extending downwardly to the bottom end and rearwardly thereof and terminating at a remote location. A source of illumination is located adjacent to the input end with a color wheel is rotatable in a path of travel between the source of illumination and the input ends of the bundle, the color wheel including segments of different colors whereby rotation of the color wheel while the source of illumination is illuminated will effect a continuous change of colors at the output end for providing a simulated internal luminescence of the objects being displayed. A supplemental shelf is located above the shelf with a lower surface.
    Type: Grant
    Filed: October 26, 1998
    Date of Patent: August 22, 2000
    Assignee: Advanced Power Technologies, Inc.
    Inventor: Devin Grandis
  • Patent number: 5801417
    Abstract: A recessed gate power MOSFET is formed on a substrate (20) including a P-body layer (26), N-drain layer (24) and optional P+ layer (22) for IGBT. A trenching protective layer (30) formed on the substrate upper surface (28) is patterned to define exposed areas (46) as stripes or a matrix, and protected areas. Sidewall spacers (44) of predetermined thickness (52) with inner surfaces (48) contact the protective layer sidewalls. A first trench (50) is formed in substrate areas (46) with sidewalls aligned to the sidewall spacer outer surfaces (47) and extending depthwise through the P-body layer (26) to at least a predetermined depth (56). Gate oxide (60) is formed on the trench walls and gate polysilicon (62) refills the trench to a level (64) near substrate upper surface (28). Oxide (68) between sidewall spacers (44) covers polysilicon (62). Removing the protective layer exposes upper substrate surface (28') between spacer inner surfaces (48).
    Type: Grant
    Filed: August 13, 1993
    Date of Patent: September 1, 1998
    Assignee: Advanced Power Technology, Inc.
    Inventors: Dah Wen Tsang, John W. Mosier, II, Douglas A. Pike, Jr., Theodore O. Meyer
  • Patent number: 5648283
    Abstract: A gate power MOSFET on substrate (20) has a P-body layer (26), N-drain layer (24) and optional P+ layer (22) for IGBT. Layer (430) on surface (28) patterns areas (446) as stripes or a matrix, and protected areas. Undercut sidewalls (444) of thickness (452), with protruding rims (447), contact the sides of layer (434'). Trench (450) in areas (446) has silicon sidewalls aligned to oxide sidewall (447) and extending depthwise through P-body layer (26) to depth (456). Gate oxide (460) is formed on the trench walls and gate polysilicon (462) refills trench (450) to a level (464) near surface (28) demarcated by the undercut sidewall rims (447). Oxide (468) between spacers (444) covers polysilicon (462). Removing layer (430) exposes surface (28') between the sidewalls (444). Source layer (72) is doped atop the body layer (26') and then trenched to form trench (80) having sidewalls aligned to inner side faces of sidewalls (444).
    Type: Grant
    Filed: January 31, 1994
    Date of Patent: July 15, 1997
    Assignee: Advanced Power Technology, Inc.
    Inventors: Dah Wen Tsang, Dumitru Sdrulla, Douglas A. Pike, Jr., Theodore O. Meyer, John W. Mosier, II, deceased
  • Patent number: 5528058
    Abstract: For IGBT, MCT or like devices, the substrate is formed with P+, N+ and N- layers and PN diffusions to define body and source regions in the N-layer and a MOS-gated channel at the upper surface. The N-layer is sized and doped (.about.10.sup.14 /cm.sup.3) to block reverse bias voltage. The N+ layer is >20 .mu.m thick and doped below .about.10.sup.17 /cm.sup.3 but above the N- doping to enhance output impedance and reduce gain at high V.sub.ce conditions. Or the N+ layer is formed with a thin (.about.5 .mu.m) highly doped (>10.sup.17 /cm.sup.3) layer and a thick (>20 .mu.m) layer of .about.10.sup.16 /cm.sup.3 doping. A platinum dose of 10.sup.13 to 10.sup.16 /cm.sup.3 is ion implanted and diffused into the silicon to effect lifetime control. Gate and source contacts and body and source diffusions have an inter-digitated finger pattern with complementary tapers to minimize current crowding and wide gate buses to minimize signal delay.
    Type: Grant
    Filed: October 13, 1994
    Date of Patent: June 18, 1996
    Assignee: Advanced Power Technology, Inc.
    Inventors: Douglas A. Pike, Jr., Dah W. Tsang, James M. Katana, Dumitru Sdrulla
  • Patent number: 5423183
    Abstract: A continuously variable transmission includes a pump (258) driven by an input shaft (256) against a wedge-shaped swashplate (260). Hydraulic fluid pressurized in the pump flows through ports (402) in a pump cylinder block (422) into kidney-shaped slots (406) in the swashplate (260), and from there flows into and pressurizes a series of cylinders (394) in a motor cylinder block (366). The pump and motor exert first and second components of torque on a swashplate (260) in the rotational direction on the input shaft (256), and the hydraulic system pressure in the swashplate slots exerts a third component of torque in the same direction on the swashplate (260). The third torque component is a product of the hydraulic system pressure and the differential area of the two ends of the high pressure slot (406P) at the narrow and thick sides of the wedge-shaped swashplate (260).
    Type: Grant
    Filed: July 13, 1993
    Date of Patent: June 13, 1995
    Assignee: Advanced Power Technology, Inc.
    Inventor: Lawrence R. Folsom