Patents Assigned to Antrim Design Systems, Inc.
  • Patent number: 6374390
    Abstract: A device for reducing evaluation time of a matrix representing an electrical circuit. Conductance values of each circuit component in the circuit are written to corresponding models utilizing non-blocking writing techniques. The matrix is represented by a reduced memory structure where each matrix node is represented by a matrix element structure having at least one pointer to a conductance value contained in a model structure corresponding to a circuit component that contributes to a value of the matrix node. A set of rows or columns of the matrix are then processed to calculate final matrix node values independently.
    Type: Grant
    Filed: December 15, 1999
    Date of Patent: April 16, 2002
    Assignee: Antrim Design Systems, Inc.
    Inventors: Thomas L. Quarles, S. Peter Liebmann, Leslie D. Spruiell
  • Patent number: 6356796
    Abstract: A Language Controlled Design Flow for the development of integrated circuits (IC) that allows users to Characterize, Synthesize, Simulate, and Analyze IC designs. The Language Controlled Design Flow provides specialized features that enable rapid design development and Intellectual Property (IP) reuse. The language provides the ability to capture a designer's knowledge about the Design Components and Design Processes unique to those components during characterization, synthesis, simulation, and analysis. A feature of this invention is the ability to separate design or design component specific knowledge from the tools used for analysis. This leads to benefits in extensibility, simplicity, accuracy, and performance of the overall tool set. Also provided is a mechanism in which the design process can be fully automated with a Language Controlled Design Flow that can take advantage of the information available in the design, in the design components, and in the design process flow.
    Type: Grant
    Filed: December 17, 1998
    Date of Patent: March 12, 2002
    Assignee: Antrim Design Systems, Inc.
    Inventors: Leslie D. Spruiell, Robert W. McGuffin, Bendt H. Sorensen, Michael J. Demler
  • Patent number: 6101323
    Abstract: A device for reducing evaluation time of a matrix representing an electrical circuit. Conductance values of each circuit component in the circuit are written to corresponding models utilizing non-blocking writing techniques. The matrix is represented by a reduced memory structure where each matrix node is represented by a matrix element structure having at least one pointer to a conductance value contained in a model structure corresponding to a circuit component that contributes to a value of the matrix node. A set of rows or columns of the matrix are then processed to calculate final matrix node values independently.
    Type: Grant
    Filed: July 15, 1998
    Date of Patent: August 8, 2000
    Assignee: Antrim Design Systems, Inc.
    Inventors: Thomas L. Quarles, S. Peter Liebmann, Leslie D. Spruiell