Patents Assigned to Axion Research Inc.
  • Publication number: 20180294814
    Abstract: A data processing device includes a data processing unit including a plurality of elements and wiring groups that connect the plurality of elements, wherein respective elements in the plurality of elements include: a logic element; an acquisition unit that switches on and off an input side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis to latch input data; and a post unit that switches on and off an output side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis, and the data processing unit also includes a timing control unit that controls logic executed by the logic element and functions of the acquisition unit and the post unit on a cycle-by-cycle basis.
    Type: Application
    Filed: June 11, 2018
    Publication date: October 11, 2018
    Applicant: AXION RESEARCH INC.
    Inventor: Tomoyoshi Sato
  • Patent number: 10009031
    Abstract: A data processing device includes a data processing unit including a plurality of elements and wiring groups that connect the plurality of elements, wherein respective elements in the plurality of elements include: a logic element; an acquisition unit that switches on and off an input side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis to latch input data; and a post unit that switches on and off an output side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis, and the data processing unit also includes a timing control unit that controls logic executed by the logic element and functions of the acquisition unit and the post unit on a cycle-by-cycle basis.
    Type: Grant
    Filed: May 10, 2017
    Date of Patent: June 26, 2018
    Assignee: AXION RESEARCH INC.
    Inventor: Tomoyoshi Sato
  • Patent number: 9946551
    Abstract: A netlist converter, which generates configuration information for reconfiguring a reconfigurable logic operation unit, includes: a mapping unit that enumerates k-feasible cuts where the number of nodes after cutting is an integer k or fewer, out of all cuts for each node included in a netlist generated based on a specification to be processed in the logic operation unit; and a generating unit that generates configuration information including element reconfiguration information that reconfigures elements by selecting cuts assigned to the elements out of the enumerated k-feasible cuts and channel reconfiguration information for reconfiguring the data transfer channels to realize the netlist by connecting the reconfigured elements.
    Type: Grant
    Filed: March 3, 2014
    Date of Patent: April 17, 2018
    Assignee: AXION RESEARCH INC.
    Inventors: Tomoyoshi Sato, Prakash Sreedhar Murthy, Takeshi Sato
  • Publication number: 20170257102
    Abstract: A data processing device includes a data processing unit including a plurality of elements and wiring groups that connect the plurality of elements, wherein respective elements in the plurality of elements include: a logic element; an acquisition unit that switches on and off an input side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis to latch input data; and a post unit that switches on and off an output side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis, and the data processing unit also includes a timing control unit that controls logic executed by the logic element and functions of the acquisition unit and the post unit on a cycle-by-cycle basis.
    Type: Application
    Filed: May 10, 2017
    Publication date: September 7, 2017
    Applicant: AXION RESEARCH INC.
    Inventor: Tomoyoshi SATO
  • Patent number: 9667256
    Abstract: A data processing device includes a data processing unit including a plurality of elements and wiring groups that connect the plurality of elements, wherein respective elements in the plurality of elements include: a logic element; an acquisition unit that switches on and off an input side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis to latch input data; and a post unit that switches on and off an output side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis, and the data processing unit also includes a timing control unit that controls logic executed by the logic element and functions of the acquisition unit and the post unit on a cycle-by-cycle basis.
    Type: Grant
    Filed: March 3, 2014
    Date of Patent: May 30, 2017
    Assignee: Axion Research Inc.
    Inventor: Tomoyoshi Sato