Patents Assigned to Cypress Semiconductor Corp.
  • Patent number: 7219252
    Abstract: According to embodiments of the invention, temperature, current, or other physical quantities associated with an integrated circuit, which can also include a processor, may be converted to a digital signal, and that digital signal used to choose a corresponding frequency offset that is added to any pre-established overclocking frequency. Embodiments of the invention allow a user to specify a dynamic range between which the frequency offset is bounded during overclocking of the integrated circuit. The programmable lower limit specifies the frequency where the integrated circuit begins to overclock. The programmable upper limit specifies the maximum overclocking frequency that is allowed. Setting the lower limit to be equal to the upper limit forces overclocking to occur at only the specified value.
    Type: Grant
    Filed: July 9, 2004
    Date of Patent: May 15, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Gabriel Li, Chwei-Po Chew, Johnson Tsai
  • Patent number: 7215246
    Abstract: A system allows binding in a one-way wireless transmission. The system includes a transmitting wireless device having a button and a receiving wireless device having a signaling mechanism. The second wireless device receives a code transmitted from the first wireless device when the button is pressed, determines if the code has been previously received, and accepts the code if not previously received. If the code is accepted, the second wireless device signals acceptance.
    Type: Grant
    Filed: June 24, 2004
    Date of Patent: May 8, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Paul Beard, Ryan Winfield Woodings
  • Patent number: 7215214
    Abstract: An oscillator circuit is provided having an oscillating amplifier circuit connected to a resonator. The oscillator/amplifier and resonator are preferably fabricated on a single die using semiconductor fabrication tools. Included with the circuitry is a temperature sensor or transducer, an execution unit, non-volatile memory, a modulator, and frequency synthesizer, all of which are integrated together on the substrate, along with the piezoelectric crystal resonator. The frequency synthesizer can preferably include a phase-locked loop with a divider that is in a feedback loop of the phase-locked loop, in which a divide-by value is received from a modulator that achieves finer and higher resolution frequency selectivity from the voltage-controlled oscillator, also within the phase-locked loop, as an output from the crystal oscillator.
    Type: Grant
    Filed: July 13, 2004
    Date of Patent: May 8, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Babak Taheri, Steve Whelan, Greg Richmond
  • Patent number: 7215170
    Abstract: A low voltage logic circuit with asynchronous SET and/or RESET functions is described herein. The low voltage logic circuit may be primarily used in forming low voltage flip-flop circuits, but may also be used to form multiplexers and other logic configurations. The flip-flop circuit described herein improves upon existing low voltage architectures by providing a flip-flop circuit, which can operate at relatively low supply voltages (e.g., less than about 1.8V), with SET and/or RESET capability. In doing so, the improved flip-flop circuit may be used within a phase frequency detector, programmable counter, or frequency divider of a phase locked loop (PLL) or delay locked loop (DLL) device. However, the improved flip-flop circuit may be used with any low voltage circuit or device that may require, use or benefit from a SET or RESET function.
    Type: Grant
    Filed: September 15, 2004
    Date of Patent: May 8, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Pozeng Kang, Gabriel Ming-Yu Li
  • Publication number: 20070096949
    Abstract: An improved key matrix scanning technique conducts a first pre-scan on a first array of connections in a key matrix to identify any activated keys or buttons associated with the first array. A second sub-scan is conducted on a second array of connections in the key matrix but only for the connections in the first array that are detected as having activated keys.
    Type: Application
    Filed: December 20, 2006
    Publication date: May 3, 2007
    Applicant: CYPRESS SEMICONDUCTOR CORP.
    Inventors: David Wright, Ray Asbury
  • Publication number: 20070082635
    Abstract: In a system with an intermittently operating radio, the frequency of which is controlled by a Phase Locked Loop (PLL), a method and system for reducing the power consumed by the PLL by tri-stating the control capacitor in the PLL after the PLL has stabilized at a design frequency. After the capacitor is stabilized, power to some of the components in the PLL is reduced.
    Type: Application
    Filed: August 25, 2006
    Publication date: April 12, 2007
    Applicant: CYPRESS SEMICONDUCTOR CORP.
    Inventors: Mark Gehring, Nathan Moyal
  • Patent number: 7199055
    Abstract: A method for patterning a magnetic memory cell junction is provided herein, which includes etching exposed portions of a stack of layers to a level spaced above a tunneling barrier layer of the stack of layers. In addition, the method may include implanting dopants into exposed portions of the stack of layers. For example, the method may include oxidizing and/or nitriding the exposed portions of the stack of layers. In some embodiments, the steps of etching and implanting dopants may form an upper portion of the magnetic cell junction. Alternatively, the method may include alternating the steps of etching and implanting dopants throughout the thickness of the exposed portions of the stack of layers. In either case, the stack of layers may include a magnetic layer which includes a material adapted to prevent the introduction of dopants underlying the tunneling barrier layer during the step of implanting.
    Type: Grant
    Filed: February 25, 2004
    Date of Patent: April 3, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Eugene Y. Chen, Kamel Ounadjela, Witold Kula, Jerome S. Wolfman
  • Patent number: 7199646
    Abstract: A bandgap circuit comprising a current generation circuit and a current replication circuit is provided herein. The output current of the current generation circuit is generated as a weighted sum of two currents. The circuit configuration of the current generation circuit allows it to function at low power supply voltages, e.g., on the order of 1 V. The current replication circuit includes an operational amplifier, which when configured in conjunction with MOS cascode current sources and the current generation circuit, significantly increases the accuracy and insensitivity to power supply noise of the bandgap circuit output current. A resistor may be included between the bandgap circuit output node and ground for generating a reference voltage with increased accuracy and insensitivity to power supply noise.
    Type: Grant
    Filed: September 14, 2004
    Date of Patent: April 3, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Dan Laurentiu Zupcau, Steven Meyers
  • Publication number: 20070069829
    Abstract: A method and system for initiating the oscillation of a crystal that controls a crystal oscillator by applying an initiating pulse to said crystal. The initiating pulse having a pulse width less than one half the periodicity of said crystal.
    Type: Application
    Filed: August 17, 2006
    Publication date: March 29, 2007
    Applicant: CYPRESS SEMICONDUCTOR CORP.
    Inventor: MARK GEHRING
  • Patent number: 7197578
    Abstract: A power control signal controls a low-power mode, a USB connection, and an asynchronous reset function for a bridge circuit. Another power control signal controls both a high power mode and a low power mode for an attached device. The two power control signals reduce the number of pins required on the bridge circuit for controlling its own power related operations and power related operations of the attached device.
    Type: Grant
    Filed: June 28, 2002
    Date of Patent: March 27, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Daniel G. Jacobs
  • Patent number: 7194520
    Abstract: The present invention is directed to a content player that allows a user to access media content through an information appliance. The content player is suitable for receiving media content from a network, then the media content may be transmitted to various information appliances. The information appliance is suitable for receiving the media content from the content player and conveying the media content. The information appliance, itself, may be capable of controlling the media content transmitted from the content player and received by the information appliance.
    Type: Grant
    Filed: February 23, 2001
    Date of Patent: March 20, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Paul Beard, Enrique Alfaro
  • Publication number: 20070053475
    Abstract: A multiplexer circuit, system and method is provided herein for multiplexing signals with reduced jitter by eliminating all crosstalk and power supply noise injection within the multiplexer circuit. For example, crosstalk and supply noise injection may be eliminated by: (i) separating the multiplexing function into three separate logic gates and (ii) allowing only one switching input per logic gate. In some cases, jitter may be further reduced by distributing the logic gates across three distinct power domains. In other words, the logic gate inputs may be further isolated by gating each signal in its own power domain. In addition, the multiplexer circuit provides built in delay matching by utilizing three substantially identical logic gates.
    Type: Application
    Filed: August 29, 2006
    Publication date: March 8, 2007
    Applicant: CYPRESS SEMICONDUCTOR CORP.
    Inventor: Gabriel Li
  • Patent number: 7184359
    Abstract: A memory device, apparatus and method are provided for accessing memory cells. The device, apparatus, and method allow two or more electronic subsystems with corresponding external ports to access a single array of memory elements via a single internal port. Address, data, and control signals from each of the external ports are multiplexed onto the word line drivers and de-multiplexed from the sense amplifiers. Multiplexing and de-multiplexing operations are sequenced based on a state machine that receives synchronized signals from the external port. The synchronized signal can be clock signals that are synchronized to a high-speed sampling clock. Synchronization and sequencing functions can occur over a relatively few number of cycles of the high-speed sampling clock to minimize the time for resolving access conflicts, thereby maximizing the number of external ports which can access the internal port of the array.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: February 27, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Walter F. Bridgewater, Anup Nayak, Dimitris C. Pantelakis, S. Babar Raza
  • Patent number: 7183822
    Abstract: A charge pump circuit with resistively attenuated inputs is described herein. By reducing a voltage swing of input signals supplied thereto, the charge pump circuit described herein is configured for producing output signals with relatively low static phase offset even when operating at relatively low power supply voltages (e.g., less than about 1.2 volts). In general, the input voltage swing may be reduced by coupling an attenuator to each input of the charge pump circuit. A method for operating the differential charge pump is described, along with exemplary devices (e.g., PLL and DLL devices) within which the charge pump may be utilized.
    Type: Grant
    Filed: August 27, 2004
    Date of Patent: February 27, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Eric K. Bolton, Steven Meyers
  • Patent number: 7176737
    Abstract: A differential delay cell is provided herein that not only receives a pair of differential input values, but also receives a pair of differential control values for delaying the differential input values to produce a pair of differential output values. As such, a delay cell is provided, which is truly differential, and therefore, capable of demonstrating a significant improvement in noise performance. The differential delay cell of the present invention also demonstrates high frequency stability around the center frequency, constant gain and increased tuning range capabilities. In this manner, the differential delay cell may be used in PLL or DLL designs as part of a low noise VCO or a low noise delay line, respectively.
    Type: Grant
    Filed: June 25, 2004
    Date of Patent: February 13, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Michael P. Baker, Steven C. Meyers
  • Patent number: 7176720
    Abstract: Disclosed is a circuit comprising a differential input amplifier stage, a capacitor stage, an inverter chain stage, and a biasing circuit. The inverter chain stage may be formed with or without feedback depending on whether a clock signal or data signal is to be translated using the disclosed circuit. The biasing circuit can be formed using either inverters or transmission gates. Moreover, the biasing circuit, the inverter chain stage, and the amplifier stage can be connected to a power down circuit which, when the translator is not being used, will ensure various circuitry of the translator will not consume extensive power. The inverter chain stage, biasing circuit, and capacitor stage are formed on both an upper and lower section to produce true and complementary outputs that have a consistent and equal delay from the transitions of the incoming differential input signal so as to minimize jitter and associated duty cycle of the translated output.
    Type: Grant
    Filed: March 11, 2004
    Date of Patent: February 13, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Stephen M. Prather, Jeffrey F. Waldrip, Matthew S. Berzins, Charles A. Cornell
  • Publication number: 20070030085
    Abstract: An oscillator circuit and system are provided having a peak detector that can determine a peak voltage value from the oscillator. The peak voltage value can then be compared against a predetermined voltage value by a controller coupled to the peak detector. The comparison value is then used to change a bias signal if the peak voltage value is dissimilar from the predetermined voltage value. A variable capacitor or varactor can be formed from a transistor and is coupled to the oscillator for receiving the bias signal upon a varactor bias node. The bias signal is used to regulate the capacitance within the varactor as applied to the oscillator nodes. Another controller can also be coupled to the peak detector to produce a second bias signal if the peak voltage is dissimilar from a second predetermined voltage value. The second bias signal can then be forwarded into an amplifier having a variable gain to regulate the gain applied to the oscillator.
    Type: Application
    Filed: March 22, 2006
    Publication date: February 8, 2007
    Applicant: Cypress Semiconductor Corp.
    Inventors: Aaron Brennan, Mike McMenamy
  • Patent number: 7173453
    Abstract: A circuit according to some embodiments of the invention includes a first differential to single ended translator having a first output, a second differential to single ended translator having a second output, and a latch coupled to the first output and the second output, where the latch is configured to select the slower of the first output and the second output.
    Type: Grant
    Filed: December 17, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Stephen M. Prather, Matthew S. Berzins, Jeffrey W. Waldrip
  • Patent number: 7173475
    Abstract: A signal transmission amplifier circuit has a transmission gate with an input coupled to an input signal. A cross coupled latch is coupled to an output of the transmission gate and has a signal output. A reference generating circuit is coupled to the cross coupled latch.
    Type: Grant
    Filed: March 10, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Gary Peter Moscaluk, John Eric Gross
  • Patent number: 7173469
    Abstract: A clocking system for a memory that accomplishes these and other objectives has an external clock. A clock shaper has an input coupled to the external clock and an access clock at an output. A first delay block has an input coupled to the external clock and an output coupled to a master of an output register. A slave of the output register is coupled to the external clock. By having the master clock trailing the slave clock a temporary transparency window condition is created at the output register, allowing an improved cycle time (speed) prime bin distribution.
    Type: Grant
    Filed: January 24, 2002
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Stefan-Cristian Rezeanu