Patents Assigned to Elite Semiconductor & Systems Int'l., Inc.
  • Patent number: 4888735
    Abstract: An EPROM structure incorporating Vss isolation transistors having gates on wordlines shared by respective rows of conventional self-aligned EPROM cells, and having source and drain regions connected in series between EPROM cell source regions and the ground Vss terminal. An isolation transistor becomes conductive only when an EPROM cell sharing its wordline is selected. During programming, otherwise possible leakage current through unselected cells sharing the selected bitline is blocked by the Vss isolation transistor. Only one unselected adjacent cell, which shares a common source region with the selected cell, can leak. This leakage, if properly suppressed and compensated, has no disturbance on the unselected or selected cells during array programming.
    Type: Grant
    Filed: April 28, 1988
    Date of Patent: December 19, 1989
    Assignee: Elite Semiconductor & Systems Int'l., Inc.
    Inventors: Wung K. Lee, Stephen S. Chiao
  • Patent number: 4888734
    Abstract: An EPROM structure incorporating Vss isolation transistors having gates on wordlines shared by respective rows of conventional self-aligned EPROM cells, and having source and drain regions connected in series between EPROM cell source regions and the ground Vss terminal. An isolation transistor becomes conductive only when an EPROM cell sharing its wordline is selected. During programming, otherwise possible leakage current through unselected cells sharing the selected bitline is blocked by the Vss isolation transistor. Only one unselected adjacent cell, which shares a common source region with the selected cell, can leak. This leakage, if properly suppressed and compensated, has no disturbance on unselected or selected cells during array programming. The EPROM cell drain punchthrough voltage and channel length can thus be reduced to obtain an EPROM cell with a low threshold voltage, low drain programming voltage, short programming time, low cell junction and bitline capacitance, and high read current.
    Type: Grant
    Filed: December 28, 1987
    Date of Patent: December 19, 1989
    Assignee: Elite Semiconductor & Systems Int'l., Inc.
    Inventors: Wung K. Lee, Stephen S. Chiao