Patents Assigned to ENQ Semiconductor, Inc.
  • Patent number: 6963249
    Abstract: The invention relates to the field of electronics and more particularly to the tuning and injection locking of voltage controlled oscillators (VCOs). An improved injection locking circuit is provided which allows the VCO to injection lock with a smaller reference signal and therefore a smaller locking bandwidth (LBW). In order to allow the VCO to injection lock with a lower power reference signal, this invention includes a pre-tuning algorithm to place the VCO frequency such that the desired frequency is in the LBW. Tuning of the VCO is achieved using direct digital tuning that does not require an input reference. Injection locking is performed using a low frequency clock harmonic as the reference signal. More specifically, tuning is accomplished by sub-sampling and digitizing the output signal of the VCO, determining the center frequency, and adjusting the VCO control voltage.
    Type: Grant
    Filed: August 12, 2003
    Date of Patent: November 8, 2005
    Assignee: ENQ Semiconductor Inc.
    Inventors: Christopher Andrew Devries, Ralph Dickson Mason
  • Patent number: 6873215
    Abstract: A power down system and method for an integrated circuit that enables a power down mode to be maintained for a predetermined time is described herein. The power down system comprises an oscillator, a low power oscillator and an oscillator control circuit controlling both the oscillator and the low power oscillator. The oscillator control circuit including at least one real time counter. The oscillator control circuit being so configured that the oscillator is energized when said oscillator control circuit is in a normal mode and that, when a power down signal is received: a) the oscillator control circuit measures an oscillation frequency of the low power oscillator, b) the oscillator control circuit uses the measured oscillation frequency of the low power oscillator to set the real time counter so as to maintain the power down mode for the predetermined time, c) the oscillator control circuit turns off the oscillator and uses the low power oscillator for the duration of the power down.
    Type: Grant
    Filed: July 28, 2003
    Date of Patent: March 29, 2005
    Assignee: ENQ Semiconductor, Inc.
    Inventors: Christopher Andrew Devries, Ralph Dickson Mason
  • Patent number: 6836158
    Abstract: The invention relates to electronic “sample and hold” circuits and, in particular, to such circuits which may implemented in integrated form. A method and circuit are provided for improving isolation during the hold mode of operation of a sampling circuit. An input differential signal is provided to parallel circuit paths (viz. a primary sampling path and an isolation path) which are identical (electronically equivalent) and, therefore, provide the same impedance leading to hold capacitor(s). The circuit paths are configured, relative to the differential inputs, so that any feed through (leakage) of the differential input signal is subtracted (cancelled) during the hold mode.
    Type: Grant
    Filed: August 12, 2003
    Date of Patent: December 28, 2004
    Assignee: ENQ Semiconductor Inc.
    Inventors: Christopher Andrew Devries, Ralph Dickson Mason