Patents Assigned to Mosaid Technologies Incorporated
  • Publication number: 20140084977
    Abstract: A delay locked loop operates over a wide range of frequencies and has high accuracy, small silicon area usage, low power consumption and a short lock time. The DLL combines an analog domain and a digital domain. The digital domain is responsible for initial lock and operational point stability and is frozen after the lock is reached. The analog domain is responsible for normal operation after lock is reached and provides high accuracy using smaller silicon area and low power.
    Type: Application
    Filed: November 27, 2013
    Publication date: March 27, 2014
    Applicant: MOSAID Technologies Incorporated
    Inventors: Peter Vlasenko, Dieter Haerle
  • Publication number: 20140082260
    Abstract: A memory controller of a data storage device, which communicates with a host, is configurable to have at least two different pinout assignments for interfacing with respective different types of memory devices. Each pinout assignment corresponds to a specific memory interface protocol. Each memory interface port of the memory controller includes port buffer circuitry configurable for different functional signal assignments, based on the selected memory interface protocol to be used. The interface circuitry configuration for each memory interface port is selectable by setting a predetermined port or registers of the memory controller.
    Type: Application
    Filed: March 15, 2013
    Publication date: March 20, 2014
    Applicant: MOSAID TECHNOLOGIES INCORPORATED
    Inventors: HakJune OH, Jin-Ki KIM, Young Goan KIM, Hyun Woong LEE
  • Patent number: 8677084
    Abstract: A system, method and machine-readable medium are provided to configure a non-volatile memory (NVM) including a plurality of NVM modules, in a system having a hard disk drive (HDD) and an operating system (O/S). In response to a user selection of a hybrid drive mode for the NVM, the plurality of NVM modules are ranked according to speed performance. Boot portions of the O/S are copied to a highly ranked NVM module, or a plurality of highly ranked NVM modules, and the HDD and the highly ranked NVM modules are assigned as a logical hybrid drive of the computer system. Ranking each of the plurality of NVM modules can include carrying out a speed performance test. This approach can provide hybrid disk performance using conventional hardware, or enhance performance of an existing hybrid drive, while taking into account relative performance of available NVM modules.
    Type: Grant
    Filed: October 19, 2012
    Date of Patent: March 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventor: Hong Beom Pyeon
  • Patent number: 8675408
    Abstract: A flash memory device having at least one bank, where the each bank has an independently configurable page size. Each bank includes at least two memory planes having corresponding page buffers, where any number and combination of the memory planes are selectively accessed at the same time in response to configuration data and address data. The configuration data can be loaded into the memory device upon power up for a static page configuration of the bank, or the configuration data can be received with each command to allow for dynamic page configuration of the bank. By selectively adjusting a page size the memory bank, the block size is correspondingly adjusted.
    Type: Grant
    Filed: January 17, 2013
    Date of Patent: March 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventor: Jin-Ki Kim
  • Patent number: 8675425
    Abstract: An arrangement of memory devices and a controller is based on an interface with a reduced pin count relative to a known memory device and controller arrangement. Facilitating the reduced pin count interface the reduction of multiple strobe signal to a single strobe signal. In addition, a packet header transmitted on the data bus followed by a payload, includes an encoded indication of the type of the payload. Aspects of the present application relate to providing a traditional memory device with external logic devices, where the logic devices handle the single strobe and the packet header, thereby permitting single strobe operation.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: March 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: Roland Schuetz, Jin-Ki Kim
  • Patent number: 8675410
    Abstract: Each memory cell string in a generic NAND flash cell block connects to a Common Source Line (CLS). A value for applying to the CSL is centrally generated and distributed to a local switch logic unit corresponding to each NAND flash cell block. For source-line page programming, the distribution line may be called a Global Common Source Line (GCSL). In an array of NAND flash cell blocks, only one NAND flash cell block is selected at a time for programming. To reduce power consumption, only the selected NAND flash cell block receives a value on the CSL that is indicative of the value on the GCSL. Additionally, the CSLs of non-selected NAND flash cell blocks may be disabled through an active connection to ground.
    Type: Grant
    Filed: May 28, 2012
    Date of Patent: March 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: Hong-Beom Pyeon, Jin-Ki Kim
  • Publication number: 20140071781
    Abstract: A voltage down converter (VDC) applicable to high-speed memory devices. The VDC includes a steady driver and active driver along with at least one additional transistor. The steady driver and active driver are coupled by a transistor switch during device start-up to provide fast ramp-up to operating voltage and current. After start-up, the steady driver and active drive function to maintain a steady operating voltage and current. An additional transistor is digitally controlled to drive up operating voltage and current upon issuance of an active command representing read, write, and/or refresh of memory. In this manner, the additional transistor provides fast compensation for fluctuations in operating voltage and current brought on by activity in the memory array.
    Type: Application
    Filed: November 14, 2013
    Publication date: March 13, 2014
    Applicant: MOSAID Technologies Incorporated
    Inventors: Hong Beom PYEON, Bruce MILLAR
  • Publication number: 20140071729
    Abstract: A stack that includes non-volatile memory devices is disclosed. One of the non-volatile memory devices in the stack is a master device, and the remaining memory device or devices is a slave device(s).
    Type: Application
    Filed: November 18, 2013
    Publication date: March 13, 2014
    Applicant: MOSAID Technologies Incorporated
    Inventor: Jin-Ki Kim
  • Patent number: 8670262
    Abstract: A hybrid solid-state memory system is provided for storing data. The solid-state memory system comprises a volatile solid-state memory, a non-volatile solid-state memory, and a memory controller. Further, a method is provided for storing data in the solid-state memory system. The method comprises the following steps. A write command is received by the memory controller. Write data is stored in the volatile memory in response to the write command. Data is transferred from the volatile memory to the non-volatile memory in response to a data transfer request.
    Type: Grant
    Filed: March 3, 2011
    Date of Patent: March 11, 2014
    Assignee: Mosaid Technologies Incorporated
    Inventor: Jin-Ki Kim
  • Patent number: 8671252
    Abstract: A memory system architecture has serially connected memory devices. The memory system is scalable to include any number of memory devices without any performance degradation or complex redesign. Each memory device has a serial input/output interface for communicating between other memory devices and a memory controller. The memory controller issues commands in at least one bitstream, where the bitstream follows a modular command protocol. The command includes an operation code with optional address information and a device address, so that only the addressed memory device acts upon the command. Separate data output strobe and command input strobe signals are provided in parallel with each output data stream and input command data stream, respectively, for identifying the type of data and the length of the data. The modular command protocol is used for executing concurrent operations in each memory device to further improve performance.
    Type: Grant
    Filed: February 26, 2013
    Date of Patent: March 11, 2014
    Assignee: Mosaid Technologies Incorporated
    Inventors: Jin-ki Kim, Hakjune Oh, Hong Beom Pyeon, Steven Przybylski
  • Patent number: 8664748
    Abstract: An integrated circuit apparatus is provided with package-level connectivity, between internal electronic circuitry thereof and contact points on a package substrate thereof, without requiring top metal pads or bonding wires.
    Type: Grant
    Filed: February 5, 2010
    Date of Patent: March 4, 2014
    Assignee: Mosaid Technologies Incorporated
    Inventor: Hong Beom Pyeon
  • Patent number: 8665696
    Abstract: An OFDM system uses a normal mode which has a symbol length T, a guard time TG and a set of N sub-carriers, which are orthogonal over the time T, and one or more fallback modes which have symbol lengths KT and guard times KTG where K is an integer greater than unity. The same set of N sub-carriers is used for the fallback modes as for the normal mode. Since the same set of sub-carriers is used, the overall bandwidth is substantially constant, so alias filtering does not need to be adaptive. The Fourier transform operations are the same as for the normal mode. Thus fallback modes are provided with little hardware cost. In the fallback modes the increased guard time provides better delay spread tolerance and the increased symbol length provides improved signal to noise performance, and thus increased range, at the cost of reduced data rate.
    Type: Grant
    Filed: January 23, 2012
    Date of Patent: March 4, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventor: D. J. Richard van Nee
  • Publication number: 20140050228
    Abstract: A network for carrying out control, sensing and data communications, composed of a plurality of nodes. Each node may be connected to a payload, which includes sensors, actuators and DTE's. The network is formed using a plurality of independent communication links, each based on electrically-conducting communication media composed of at least two conductors and interconnecting two nodes, in a point-to-point configuration. During network operation, nodes can be dynamically configured as either data-generating nodes, wherein data is generated and transmitted into the network, or as receiver/repeater/router nodes, wherein received data is repeated from a receiver port to all output ports.
    Type: Application
    Filed: October 28, 2013
    Publication date: February 20, 2014
    Applicant: MOSAID Technologies Incorporated
    Inventor: Yehuda Binder
  • Patent number: 8654573
    Abstract: A memory module that includes a buffer and a plurality of synchronous memory devices. The memory module also includes bidirectional bus lines, and each of the synchronous memory devices has bidirectional data terminals. The buffer is configured to regenerate signals received on the bus lines for receipt by the synchronous memory devices, and to regenerate signals received from any one of the synchronous memory devices for receipt by the bus lines. The memory module may further include command lines and a clock line for providing commands and a clock signal to the synchronous memory devices via a command buffer. The combined data bus width of the memory module may be greater than the data bus width of any single one of synchronous memory device, and the total address space provided by the memory module may be larger than the data space for any single synchronous memory device.
    Type: Grant
    Filed: January 17, 2013
    Date of Patent: February 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: Peter B. Gillingham, Bruce Millar
  • Patent number: 8655570
    Abstract: An apparatus for selecting operating conditions of a genset, the apparatus including a processor circuit configured to select a set of operating points from a plurality of operating points of the genset each comprising an engine speed in a generator electrical output value and a plurality of cost values associated with operating the genset at respective operating points such that the sum of the cost values associated with the operating points in said set is minimized and such that the engine speed increases or decreases monotonically with monotonically increasing or decreasing electrical power output values.
    Type: Grant
    Filed: November 12, 2012
    Date of Patent: February 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: Wei Liu, Nicolas Louis Bouchon
  • Patent number: 8654601
    Abstract: An apparatus, system, and method for controlling data transfer to an output port of a serial data link interface in a semiconductor memory is disclosed. In one example, a flash memory device may have multiple serial data links, multiple memory banks and control input ports that enable the memory device to transfer the serial data to a serial data output port of the memory device. In another example, a flash memory device may have a single serial data link, a single memory bank, a serial data input port, a control input port for receiving output enable signals. The flash memory devices may be cascaded in a daisy-chain configuration using echo signal lines to serially communicate between memory devices.
    Type: Grant
    Filed: April 22, 2013
    Date of Patent: February 18, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: HakJune Oh, Hong Beom Pyeon, Jin-Ki Kim
  • Publication number: 20140035615
    Abstract: A communication system having first and second states for use with a shared transmission line composed of at least two conductors and composed of first and second transmission line segments connected to each other at a single connection point. In the first state, a termination is coupled to the single connection point and is operative to at least attenuate a signal propagated between the first and second segments. In the second state, a driver is coupled to the connection point and is operative to conduct a signal over the first and second segments.
    Type: Application
    Filed: October 15, 2013
    Publication date: February 6, 2014
    Applicant: MOSAID Technologies Incorporated
    Inventor: Yehuda Binder
  • Publication number: 20140036435
    Abstract: A storage system sized to fit within a standard magnetic hard disk drive (HDD) form factor. The storage system includes a solid state disk (SSD) and a cooling means thermally coupled to the body of the SSD. The components of the SSD occupy a smaller volume of space than magnetic HDD's. In particular, while the SSD has width and length dimensions matching those of the HDD form factor, the SSD has a height dimension that is less than the HDD form factor. Accordingly, the volume of space between the HDD form factor height and the SSD height is beneficially occupied by the cooling means. The storage system can be then be used as a direct replacement for HDD as it can fit within HDD bays configured for the standardized HDD form factor.
    Type: Application
    Filed: March 13, 2013
    Publication date: February 6, 2014
    Applicant: MOSAID TECHNOLOGIES INCORPORATED
    Inventor: Jin-Ki KIM
  • Patent number: 8644108
    Abstract: A clock mode configuration circuit for a memory device is described. A memory system includes any number of memory devices serially connected to each other, where each memory device receives a clock signal. The clock signal can be provided either in parallel to all the memory devices or serially from memory device to memory device through a common clock input. The clock mode configuration circuit in each memory device is set to a parallel mode for receiving the parallel clock signal, and to a serial mode for receiving a source synchronous clock signal from a prior memory device. Depending on the set operating mode, the data input circuits will be configured for the corresponding data signal format, and the corresponding clock input circuits will be either enabled or disabled. The parallel mode and the serial mode is set by sensing a voltage level of a reference voltage provided to each memory device.
    Type: Grant
    Filed: April 26, 2013
    Date of Patent: February 4, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: Peter B. Gillingham, Graham Allan
  • Patent number: 8644131
    Abstract: This invention relates to a network architecture for data communication between data sources and data destinations via network nodes and at least one data concentrator. According to the invention the nodes (2, 4) are conceived to communicate with a data concentrator (1) in both directions either via a permanently operative network (8) in the multihop mode or via an occasionally operative network (5) in wireless connection with mobile user nodes (6) in the nomadic mode. Means for commutation are provided to detect faulty multihop nodes and to activate nomadic nodes instead until the fault disappears, in order to maintain the overall functionality of the network. Moreover the network according to the invention allows to share the data collected by mobile users with other mobile users, thus forming a peer-to-peer network.
    Type: Grant
    Filed: December 20, 2006
    Date of Patent: February 4, 2014
    Assignee: MOSAID Technologies Incorporated
    Inventors: Antonio Francescon, Davide Mandato