Patents Assigned to QUALCOMM SWITCH CORP.
  • Patent number: 9385595
    Abstract: A charge pump regulator circuit includes an oscillator and one or more charge pumps. One or more oscillating signals are generated by the oscillator. Each oscillating signal has a peak-to-peak amplitude that is variable dependent on a variable drive signal. For some embodiments having multiple oscillating signals, each oscillating signal is phase shifted from a preceding oscillating signal. For some embodiments having multiple charge pumps, each charge pump is connected to receive a corresponding one of the oscillating signals. Each charge pump outputs a voltage and current. For some embodiments having multiple charge pumps, the output of each charge pump is phase shifted from the outputs of other charge pumps. A combination of the currents thus produced is provided at about a voltage level to a load.
    Type: Grant
    Filed: July 1, 2015
    Date of Patent: July 5, 2016
    Assignee: QUALCOMM SWITCH CORP.
    Inventors: Stuart B. Molin, Perry Lou, Clint Kemerling
  • Patent number: 9368468
    Abstract: An integrated circuit assembly includes an insulating layer having a having a first surface and a second surface, where the first surface of the insulating layer is less than 10 microns below an upper plane of the integrated circuit assembly. An active layer contacts the first surface of the insulating layer. A metal bond pad is electrically connected to the active layer and formed on the second surface of the insulating layer, and is also electrically connected to a printed circuit board.
    Type: Grant
    Filed: December 30, 2014
    Date of Patent: June 14, 2016
    Assignee: QUALCOMM SWITCH CORP.
    Inventors: Michael A. Stuber, Stuart B. Molin, Mark Drucker, Peter Fowler
  • Patent number: 9362492
    Abstract: Various methods and devices that involve phase change material (PCM) switches are disclosed. An exemplary integrated circuit comprises an active layer with a plurality of field effect transistor (FET) channels for a plurality of FETs. The integrated circuit also comprises an interconnect layer comprising a plurality of conductive interconnects. The plurality of conductive interconnects couple the plurality of field effect transistors. The integrated circuit also comprises an insulator layer covering at least a portion of the interconnect layer. The integrated circuit also comprises a channel of a radio-frequency (RF) PCM switch. The channel of the RF PCM switch is formed on the insulator layer.
    Type: Grant
    Filed: August 25, 2014
    Date of Patent: June 7, 2016
    Assignee: QUALCOMM SWITCH CORP.
    Inventors: Sinan Goktepeli, Michael A. Stuber
  • Patent number: 9331098
    Abstract: An integrated circuit assembly comprises an insulating layer, a semiconductor layer, a handle layer, a metal interconnect layer, and transistors. The insulating layer has a first surface, a second surface, and a hole extending from the first surface to the second surface. The semiconductor layer has a first surface and a second surface, the first surface of the semiconductor layer contacting the first surface of the insulating layer. The handle layer is coupled to the second surface of the semiconductor layer. The metal interconnect layer is coupled to the second surface of the insulating layer, the metal interconnect layer being disposed within the hole in the insulating layer. The transistors are located in the semiconductor layer. The hole in the insulating layer extends to at least the first surface of the semiconductor layer. The metal interconnect layer electrically couples a plurality of the transistors to each other.
    Type: Grant
    Filed: July 19, 2014
    Date of Patent: May 3, 2016
    Assignee: QUALCOMM SWITCH CORP.
    Inventors: Michael A. Stuber, Stuart B. Molin, Chris Brindle
  • Patent number: 9269608
    Abstract: A semiconductor structure is formed with a first wafer (e.g. a handle wafer) and a second wafer (e.g. a bulk silicon wafer) bonded together. The second wafer includes an active layer, which in some embodiments is formed before the two wafers are bonded together. A substrate is removed from the second wafer on an opposite side of the active layer from the first wafer using a SiGeC or SiGeBC layer as an etch stop. In some embodiments, the SiGeC or SiGeBC layer is formed by epitaxial growth, ion implantation or a combination of epitaxial growth and ion implantation.
    Type: Grant
    Filed: March 30, 2015
    Date of Patent: February 23, 2016
    Assignee: QUALCOMM SWITCH CORP.
    Inventor: Stephen A. Fanelli