Patents Assigned to Semitronix Corporation
  • Patent number: 9146270
    Abstract: The present invention relates to the chip testing field. A method for testing a plurality of transistors in a target chip is provided, characterized by automatically selecting a plurality of pre-defined transistors on the target chip and adding a connection layer to the key layers of each transistor such that the transistor to be tested is connected with and measured by an outside tester. Through automatic generation of the test structures and automatic wiring, the present invention greatly shortens the design cycle of test chips for target transistor testing, and greatly reduces the error probability in the process of designing test chips for target transistor testing, and improves the testing relevancy.
    Type: Grant
    Filed: February 11, 2014
    Date of Patent: September 29, 2015
    Assignee: SEMITRONIX CORPORATION
    Inventors: Kangpeng Shao, Yongjun Zheng, Xu Ouyang
  • Publication number: 20150042372
    Abstract: Methods of testing key parameters of transistors can be achieved using an addressable test circuit. Saturation current and leakage current of transistor are measured through different test signal lines. The addressable test circuit can be applied to a plurality of MOS transistors, each MOS transistor has a gate end G, a drain end D, a source end S, and a substrate B, wherein the S end and D end of each MOS transistor are respectively connected to different test signal lines. The test circuit can have a high area utilization rate such that it has the capacity to put a lot of transistors within one small wafer area. In addition, each transistor's Idsat, Ioff can be measured accurately.
    Type: Application
    Filed: October 26, 2014
    Publication date: February 12, 2015
    Applicant: SEMITRONIX CORPORATION
    Inventors: WEIWEI PAN, YONGJUN ZHENG
  • Publication number: 20150002184
    Abstract: The present invention relates to the chip testing field. A method for testing a plurality of transistors in a target chip is provided, characterized by automatically selecting a plurality of pre-defined transistors on the target chip and adding a connection layer to the key layers of each transistor such that the transistor to be tested is connected with and measured by an outside tester. Through automatic generation of the test structures and automatic wiring, the present invention greatly shortens the design cycle of test chips for target transistor testing, and greatly reduces the error probability in the process of designing test chips for target transistor testing, and improves the testing relevancy.
    Type: Application
    Filed: February 11, 2014
    Publication date: January 1, 2015
    Applicant: Semitronix Corporation
    Inventors: Kangpeng Shao, Yongjun Zheng, Xu Ouyang
  • Publication number: 20140115547
    Abstract: The present invention relates to a method of method of generating parameterized integrated circuit units in a plurality of platforms. The said method comprising: (1) designing parameterized units in a graphic user interface and defining their constrain relations; (2) transforming the parameterized units to scripts. The invention providing a method of designing parameterized units in a graphical user interface without editing parameterized unit scripts, reducing the complexity of the design process and the design cycle; in addition, it is very easy for users to design and maintenance; at the same time, increasing the portability.
    Type: Application
    Filed: May 18, 2013
    Publication date: April 24, 2014
    Applicant: Semitronix Corporation
    Inventor: YONGJUN ZHENG