Patents Assigned to Silicon Valley Research, Inc.
  • Patent number: 5801959
    Abstract: The invention quickly produces a dense layout for an integrated circuit that enables a smaller die to be used to implement the integrated circuit than would otherwise be the case, resulting in a desirable size reduction in the final packaged integrated circuit. The invention combines routing space estimation and adjustment (a technique similar to channel-based global routing) with area-based detailed routing, resulting in an approach that provides the benefits of both channel-based and area-based layout techniques while minimizing the disadvantages of those techniques.
    Type: Grant
    Filed: September 12, 1996
    Date of Patent: September 1, 1998
    Assignee: Silicon Valley Research, Inc.
    Inventors: Cheng-Liang Ding, Jiabi J. Zhu