Patents Assigned to Siliconware Precision Industries, Ltd., Taiwan
  • Publication number: 20040156172
    Abstract: A thermally enhanced semiconductor package with EMI (electric and magnetic interference) shielding is provided in which a chip is mounted on and electrically connected to a surface of a substrate, and a thermally conductive member is stacked on the chip and electrically coupled to the surface of the substrate by bonding wires. An encapsulant is formed and encapsulates the chip, thermally conductive member, and bonding wires. A plurality of solder balls are implanted on an opposite surface of the substrate. The thermally conductive member is grounded via the bonding wires, substrate, and solder balls, and provides an EMI shielding effect for the chip to protect the chip against external electric and magnetic interference. The thermally conductive member has a coefficient of thermal expansion similar to that of the chip, and reduces thermal stress exerted on the chip and enhances mechanical strength of the chip to thereby prevent chip cracks.
    Type: Application
    Filed: May 6, 2003
    Publication date: August 12, 2004
    Applicant: Siliconware Precision Industries, Ltd., Taiwan
    Inventors: Ying-Ren Lin, Ho-Yi Tsai
  • Publication number: 20040099931
    Abstract: A semiconductor package with a chip supporting structure is provided, including a lead frame having a die pad and a plurality of leads, and a plurality of chip supporting members mounted on the die pad. Each of the chip supporting members has a first surface and an opposing second surface and has an identical height. After the second surfaces of the chip supporting members are attached to the die pad, the first surfaces of the chip supporting members are coplanarly arranged, and a chip is mounted on the first surfaces of the chip supporting members, making the chip supporting members interposed between the chip and die pad. A molding resin for encapsulating the chip is allowed to penetrate through and fill into gaps between the chip and die pad, so as to prevent void formation and assure quality of fabricated products.
    Type: Application
    Filed: January 31, 2003
    Publication date: May 27, 2004
    Applicant: Siliconware Precision Industries, Ltd., Taiwan
    Inventors: Jung-Pin Huang, Chin-Huang Chang, Chin-Tien Chiu
  • Publication number: 20040080031
    Abstract: A window-type ball grid array (WBGA) semiconductor package with a lead frame as a chip carrier and a method for fabricating the same are provided. The lead frame has a plurality of leads encompassing an opening, each lead having an upper surface and an opposing lower surface. A resin material is pre-molded on the lower surfaces of the leads, with wire-bonding portions and ball-implanting portions defined on the leads being exposed. At least a chip is mounted on the upper surfaces of the leads and covers the opening, allowing the chip to be electrically connected to the wire-bonding portions of the leads by a plurality of bonding wires via the opening. Then, an encapsulant is formed to encapsulate the chip and fill into the opening for encapsulating the bonding wires. Finally, solder balls are implanted on the ball-implanting portions of the leads to complete fabrication of the semiconductor package.
    Type: Application
    Filed: February 27, 2003
    Publication date: April 29, 2004
    Applicant: Siliconware Precision Industries, Ltd., Taiwan
    Inventors: Chien Ping Huang, Chih-Ming Huang, Jui-Yu Chuang, Lien-Chi Chan
  • Publication number: 20040070948
    Abstract: A cavity-down ball grid array (CDBGA) semiconductor package with a heat spreader is provided, in which a substrate is formed with at least a ground ring, a plurality of ground vias, a ground layer, and at least an opening for receiving at least a chip. The substrate is mounted in a cavity of the heat spreader, and an electrically conductive adhesive is disposed between an inner wall of the cavity and edges of the substrate, so as to allow the ground layer and the ground ring exposed to the edges of the substrate to be electrically connected to the heat spreader by means of the electrically conductive adhesive. By the above arrangement with the heat spreader being included in a grounding circuit path of the chip, ground floatation and excess ground inductance and resistance can be prevented for the semiconductor package, thereby solving heat-dissipation, electromagnetic interference and crosstalk problems.
    Type: Application
    Filed: January 14, 2003
    Publication date: April 15, 2004
    Applicant: Siliconware Precision Industries, Ltd. Taiwan
    Inventors: Nai-Hao Kao, Yu-Po Wang, Wen-Jung Chiang
  • Publication number: 20040065473
    Abstract: A warpage preventing substrate is provided. A plurality of first and second conductive traces are respectively formed on a first surface and a second surface of a core layer of the substrate, each conductive trace having a terminal, and a plurality of first and second non-functional traces are respectively formed on the first and second surfaces of the core layer at area free of the conductive traces. The first non-functional traces are arranged in different density from the second non-functional traces in a manner that, stress generated from the first conductive traces and first non-functional traces counteracts stress generated from the second conductive traces and second non-functional traces, to thereby prevent warpage of the substrate and maintain flatness of the substrate.
    Type: Application
    Filed: December 4, 2002
    Publication date: April 8, 2004
    Applicant: Siliconware Precision Industries, Ltd., Taiwan
    Inventors: Chin-Huang Chang, Chin-Tien Chiu, Cheng-Lun Liu
  • Publication number: 20040048458
    Abstract: A fabrication method for strengthening flip-chip solder bumps is provided to form a solder bump on a UBM (under bump metallurgy) structure formed over a semiconductor chip, which can prevent the UBM structure against oxidation and contamination and also enhance bondability between the solder bump and UBM structure, thereby improving reliability for packaging the semiconductor chip. This fabrication method is characterized in that before forming the solder bump, a dielectric layer made of BCB (benzo-cyclo-butene) or polyimide is deposited on the UBM structure, and used to protect the UBM structure against oxidation and contamination. Further, before forming the solder bump, a plasma-etching process is performed to remove the dielectric layer; the plasma-etching process is environmental-friendly without having to use a chemical solvent.
    Type: Application
    Filed: March 26, 2003
    Publication date: March 11, 2004
    Applicant: Siliconware Precision Industries, Ltd., Taiwan, R.O.C.
    Inventor: Ke-Chuan Yang