Patents Examined by Cuong Nguyen
  • Patent number: 9070597
    Abstract: A thin film transistor includes a gate electrode, a channel overlapped with the gate electrode, a source electrode contacting the channel, and a drain electrode spaced apart from the source electrode and contacting the channel. The channel includes indium-zinc-tin oxide sourced from a source including a single phase indium-zinc-tin oxide.
    Type: Grant
    Filed: April 27, 2014
    Date of Patent: June 30, 2015
    Assignees: SAMSUNG DISPLAY CO., LTD., KOBE STEEL, LTD.
    Inventors: Byung-Du Ahn, Gun-Hee Kim, Jun-Hyung Lim, Toshihiro Kugimiya, Hiroshi Goto, Aya Miki, Shinya Morita
  • Patent number: 9059421
    Abstract: A multicolor light-emitting element using fluorescence and phosphorescence, which has a small number of manufacturing steps owing to a relatively small number of layers to be formed and is advantageous for practical application can be provided. In addition, a multicolor light-emitting element using fluorescence and phosphorescence, which has favorable emission efficiency is provided. A light-emitting element which includes a light-emitting layer having a stacked-layer structure of a first light-emitting layer exhibiting light emission from a first exciplex and a second light-emitting layer exhibiting phosphorescence is provided.
    Type: Grant
    Filed: July 31, 2013
    Date of Patent: June 16, 2015
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Satoshi Seo, Hiromi Seo, Tatsuyoshi Takahashi, Takahiro Ishisone
  • Patent number: 9050679
    Abstract: An arc welder including an integrated monitor is disclosed. The monitor is capable of monitoring variables during a welding process and weighting the variables accordingly, quantifying overall quality of a weld, obtaining and using data indicative of a good weld, improving production and quality control for an automated welding process, teaching proper welding techniques, identifying cost savings for a welding process, and deriving optimal welding settings to be used as pre-sets for different welding processes or applications.
    Type: Grant
    Filed: October 3, 2013
    Date of Patent: June 9, 2015
    Assignee: Lincoln Global, Inc.
    Inventors: Joseph A. Daniel, Bruce J. Chantry
  • Patent number: 9048326
    Abstract: A thin film transistor substrate includes a substrate; a gate electrode on the substrate; a semiconductor pattern on the gate electrode; a source electrode on the semiconductor pattern; a drain electrode on the semiconductor pattern and spaced apart from the source electrode; a pixel electrode connected to the drain electrode; and a common electrode partially overlapped with the pixel electrode. The semiconductor pattern is in a same layer of the thin film transistor substrate as the pixel electrode and has an electrical property different from an electrical property of the pixel electrode.
    Type: Grant
    Filed: December 11, 2012
    Date of Patent: June 2, 2015
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Youngjoo Choi, Gwang-Bum Ko, GwonHeon Ryu, Joongeol Kim, Do-Hyun Kim, Sang-Moon Moh, WooGeun Lee, WonHee Lee
  • Patent number: 9048104
    Abstract: A circuit module comprises a die attach pad with a surface and a plurality of leads surrounding the surface. A nonconductive adhesive is on the surface. A plurality of electronic circuit dies are on the surface of the die attach pad. Each die has a top surface and a bottom surface with the bottom surface on the adhesive. The top surface has a plurality of bonding pads. A first electronic circuit die has at least one routing path of a conductive material connecting a first bonding pad to a second bonding pad. A first bonding wire connects a bonding pad of a second electronic circuit die to the first bonding pad of the first electronic die. A second bonding wire connects the second bonding pad of the first electronic circuit die to a lead. Where one of the dies contains vertical circuit element, where a doped layer forms a terminal along the bottom surface of the layer, a trench filled with doped polysilicon extends from the top surface to the terminal to connect to the terminal.
    Type: Grant
    Filed: July 12, 2010
    Date of Patent: June 2, 2015
    Assignee: Microchip Technology Inc.
    Inventors: Benedict C. K. Choy, Ching Chu, Haibing (Robin) Liu, Ming-Yuan Yeh
  • Patent number: 8515091
    Abstract: A conference bridge of a conference system having a plurality of conference stations, the bridge comprising: reception means for receiving dual-channel audio signals coming from the conference station; determination means for determining at least one processing function per conference station of the conference system; application means for applying respective weighing functions to the received dual-channel signals; build-up means for building up one hybrid dual-channel signal for forwarding per conference station by means for summing a portion of the process dual-channel audio signals; and forwarding means for forwarding the respective hybrid dual-channel audio signal to each of the various conference stations of the conference system. A method of forwarding a spatialized audio scene and implemented by a conference bridge is also disclosed.
    Type: Grant
    Filed: June 26, 2008
    Date of Patent: August 20, 2013
    Assignee: France Telecom
    Inventors: Grégory Pallone, Jean-Philippe Thomas
  • Patent number: 8502229
    Abstract: An array substrate including a substrate having a pixel region, a gate line and a gate electrode on the substrate, the gate electrode being connected to the gate line, a gate insulating layer on the gate line and the gate electrode, an oxide semiconductor layer on the gate insulating layer, an auxiliary pattern on the oxide semiconductor layer, and source and drain electrodes on the auxiliary pattern, the source and drain electrodes being disposed over the auxiliary pattern and spaced apart from each other to expose a portion of the auxiliary pattern, the exposed portion of the auxiliary pattern exposing a channel region and including a metal oxide over the channel region, wherein a data line crosses the gate line to define the pixel region and is connected to the source electrode, a passivation layer on the source and drain electrodes and the data line.
    Type: Grant
    Filed: March 9, 2012
    Date of Patent: August 6, 2013
    Assignee: LG Display Co., Ltd.
    Inventors: Yong-Yub Kim, Chang-Il Ryoo
  • Patent number: 8482038
    Abstract: A technique which reduces the influence of external noise such as crosstalk noise in a semiconductor device to prevent a circuit from malfunctioning. A true signal wire and a bar signal wire which are susceptible to noise and part of an input signal line to a level shifter circuit, and shield wires for shielding these signal wires are laid on an I/O cell. Such I/O cells are placed side by side to complete a true signal wire connection and a bar signal wire connection. These wires are arranged in a way to pass over a plurality of I/O cells and are parallel to each other or multilayered.
    Type: Grant
    Filed: July 10, 2012
    Date of Patent: July 9, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Takayuki Sasaki, Yasuto Igarashi, Naozumi Morino
  • Patent number: 8476762
    Abstract: A structure and a method of manufacturing a Pb-free Controlled Collapse Chip Connection (C4) with a Ball Limiting Metallurgy (BLM) structure for semiconductor chip packaging that reduce chip-level cracking during the Back End of Line (BEOL) processes of chip-join cool-down. An edge of the BLM structure that is subject to tensile stress during chip-join cool down is protected from undercut of a metal seed layer, caused by wet etch of the chip to remove metal layers from the chip's surface and solder reflow, by an electroplated barrier layer, which covers a corresponding edge of the metal seed layer.
    Type: Grant
    Filed: May 4, 2012
    Date of Patent: July 2, 2013
    Assignee: International Business Machines Corporation
    Inventors: Timothy H. Daubenspeck, Jeffrey P. Gambino, Christopher D. Muzzy, Wolfgang Sauter
  • Patent number: 8471304
    Abstract: A method for fabrication of capacitive environment sensors is provided in which the sensor elements are integrated in a CMOS structure with electronics through the use of complementary metal oxide semiconductor (CMOS) fabrication methods. Also provided are environment sensors fabricated, for example, by the method, and a measurement system using the environment sensors fabricated by the method. The described method includes etching away one of the metal layers in a CMOS chip to create a cavity. This cavity is then filled with an environment-sensitive dielectric material to form a sensing capacitor between plates formed by the metal adhesion layers or an array of contacts from other metal layers of the CMOS structure. This approach provides improved sensing capabilities in a system that is easily manufactured.
    Type: Grant
    Filed: June 3, 2011
    Date of Patent: June 25, 2013
    Assignee: Carnegie Mellon University
    Inventors: Gary Fedder, Nathan Lazarus
  • Patent number: 8466555
    Abstract: A semiconductor structure is provided having: a semiconductor; a gold-free electrically conductive structure in ohmic contact with the semiconductor; and a pair of electrically conductive layers separated by a layer of silicon. The structure includes: a refractory metal layer disposed in contact with the semiconductor; and wherein one of the pair of electrically conductive layers separated by the layer of silicon is the refractory metal layer. A second layer of silicon is disposed on a second one of the pair of pair of electrically conductive layers and including a third electrically conducive layer on the second layer of silicon. In one embodiment, the semiconductor includes a III-V material.
    Type: Grant
    Filed: June 3, 2011
    Date of Patent: June 18, 2013
    Assignee: Raytheon Company
    Inventors: Ram V. Chelakara, Thomas E. Kazior, Jeffrey R. LaRoche
  • Patent number: 8461472
    Abstract: A welding machine that includes a machine frame having an opening permitting access to an interchangeable tooling module installed on the machine. The welding machine includes one or more light curtains covering the opening to disable operation of one or more welding stations on the tooling module if the light curtain is breached by an operator, robot, or other object. The welding machine includes a selector arm attached to the machine frame at a location between a first end and a second end of the opening. The selector arm can be moved into and out of position at the opening to selectively define either a single light curtain across the opening or a pair of adjacent light curtains that permit separate operation and access to separate welding stations behind each of the two light curtains.
    Type: Grant
    Filed: April 15, 2010
    Date of Patent: June 11, 2013
    Assignee: Tec-Option, Inc.
    Inventor: Bryan W. Domschot
  • Patent number: 8455881
    Abstract: A virtual substrate structure includes a crystalline silicon substrate with a first layer of III-N grown on the silicon substrate. Ge clusters or quantum dots are grown on the first layer of III-N and a second layer of III-N is grown on the Ge clusters or quantum dots and any portions of the first layer of III-N exposed between the Ge clusters or quantum dots. Additional alternating Ge clusters or quantum dots and layers of III-N are grown on the second layer of III-N forming an upper surface of III-N. Generally, the additional alternating layers of Ge clusters or quantum dots and layers of III-N are continued until dislocations in the III-N adjacent the upper surface are substantially eliminated.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: June 4, 2013
    Assignee: Translucent, Inc.
    Inventors: Erdem Arkun, Andrew Clark
  • Patent number: 8452034
    Abstract: Method and apparatus for signal processing an input signal in a hearing assistance device to avoid entrainment, the hearing assistance device including a receiver and a microphone, the system comprising using a gradient adaptive lattice filter including one or more reflection coefficients to measure an acoustic feedback path from the receiver to the microphone of the hearing assistance device.
    Type: Grant
    Filed: October 23, 2007
    Date of Patent: May 28, 2013
    Assignee: Starkey Laboratories, Inc.
    Inventor: Lalin Theverapperuma
  • Patent number: 8445912
    Abstract: A high-performance thin film transistor structure which is easily manufactured is provided. The thin film transistor structure includes: a first electrode; second and third electrodes apart from each other in a hierarchical level different from that of the first electrode; first, second, and third wirings connected to the first, second, and third electrodes, respectively; a main stack body disposed so as to be opposed to the first electrode with an interlayer insulating layer in between, between the first electrode, and the second and third electrodes; and a sub stack body including an insulating layer and a semiconductor layer, disposed so as to be opposed to the first wiring with the interlayer insulating layer in between, between the first and second wirings in a position where the first and second wirings overlap and/or between the first and third wirings in a position where the first and third wirings overlap.
    Type: Grant
    Filed: February 16, 2011
    Date of Patent: May 21, 2013
    Assignee: Sony Corporation
    Inventors: Iwao Yagi, Hideki Ono, Mari Sasaki
  • Patent number: 8445295
    Abstract: An electrical characteristics test for a semiconductor integrated circuit using a Kelvin contact method can be conducted in a pre-process without obstructing the reduction in size of a semiconductor chip or without complicating the circuit design. A probe card in a testing apparatus includes probes for Kelvin contact, the probes for Kelvin contact including a coil probe and a POGO pin probe disposed inside the coil probe, and a probe for two-terminal measurement. Electrode pads formed in each chip area over a wafer are in a relation of A=B<2A, given that the area of one of the electrode pads with which the probe for Kelvin contact comes into contact is B and the area of the other electrode pad with which the probe for two-terminal measurement comes into contact is A.
    Type: Grant
    Filed: July 12, 2010
    Date of Patent: May 21, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Akio Shibuya, Katsuyoshi Tsuchiya, Akira Imaizumi, Hiroshi Matsumoto, Shoji Tsuchioka
  • Patent number: 8441019
    Abstract: Disclosed are a light emitting device, a light emitting device package, and a lighting system. The light emitting device comprises a substrate; a light emitting structure including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer, which are formed on the substrate such that a part of the first conductive semiconductor layer is exposed upward; schottky contact regions on the second conductive semiconductor layer; a second electrode on the second conductive semiconductor layer; and a first electrode on the exposed first conductive semiconductor layer, wherein a distance between the schottky contact regions narrowed as the schottky contact regions are located closely to a mesa edge region.
    Type: Grant
    Filed: February 16, 2011
    Date of Patent: May 14, 2013
    Assignee: LG Innotek Co., Ltd.
    Inventor: Sung Min Hwang
  • Patent number: 8441039
    Abstract: Techniques for incorporating nanotechnology into electronic fuse (e-fuse) designs are provided. In one aspect, an e-fuse structure is provided. The e-fuse structure includes a first electrode; a dielectric layer on the first electrode having a plurality of nanochannels therein; an array of metal silicide nanopillars that fill the nanochannels in the dielectric layer, each nanopillar in the array serving as an e-fuse element; and a second electrode in contact with the array of metal silicide nanopillars opposite the first electrode. Methods for fabricating the e-fuse structure are also provided as are semiconductor devices incorporating the e-fuse structure.
    Type: Grant
    Filed: October 16, 2012
    Date of Patent: May 14, 2013
    Assignee: International Business Machines Corporation
    Inventors: Satya N. Chakravarti, Dechao Guo, Huiming Bu, Keith Kwong Hon Wong
  • Patent number: 8435859
    Abstract: Some embodiments include methods of forming electrical contacts. A row of semiconductor material projections may be formed, with the semiconductor material projections containing repeating components of an array, and with a terminal semiconductor projection of the row comprising a contact location. An electrically conductive line may be along said row, with the line wrapping around an end of said terminal semiconductor projection and bifurcating into two branches that are along opposing sides of the semiconductor material projections. Some of the semiconductor material of the terminal semiconductor projection may be replaced with dielectric material, and then an opening may be extended into the dielectric material. An electrical contact may be formed within the opening and directly against at least one of the branches. Some embodiments include memory arrays.
    Type: Grant
    Filed: February 16, 2011
    Date of Patent: May 7, 2013
    Assignee: Micron Technology, Inc.
    Inventor: Richard T. Housley
  • Patent number: 8426883
    Abstract: Provided are a light emitting device, a method for fabricating the light emitting device, a light emitting device package, and a lighting unit. The light emitting device includes a conductive support substrate, a protection layer on the conductive support substrate, the protection layer having an inclined top surface, a light emitting structure layer including a first conductive type semiconductor layer, a second conductive type semiconductor layer, and an active layer between the first conductive type semiconductor layer and the second conductive type semiconductor layer on the conductive support substrate and the protection layer, and an electrode on the light emitting structure layer. A portion of the protection layer is disposed between the conductive support substrate and the light emitting structure layer.
    Type: Grant
    Filed: February 24, 2011
    Date of Patent: April 23, 2013
    Assignee: LG Innotek Co., Ltd.
    Inventors: Kyung Wook Park, Myung Hoon Jung