Patents Examined by Daniel H. Pam
  • Patent number: 5970232
    Abstract: A multiprocessor computer system includes processing element nodes interconnected by physical communication links in a n-dimensional topology, which includes at least two global partitions. Routers route messages between processing element nodes and include ports for receiving and sending messages, and lookup tables having a local router table having directions for routing between processor element nodes within a global partition, and a global router table having directions for routing between processor element nodes located in different global partitions.
    Type: Grant
    Filed: November 17, 1997
    Date of Patent: October 19, 1999
    Assignee: Cray Research, Inc.
    Inventors: Randal S. Passint, Michael B. Galles, Greg Thorson
  • Patent number: 5961629
    Abstract: A high-performance, superscalar-based computer system with out-of-order instruction execution for enhanced resource utilization and performance throughput. The computer system fetches a plurality of fixed length instructions with a specified, sequential program order (in-order). The computer system includes an instruction execution unit including a register file, a plurality of functional units, and an instruction control unit for examining the instructions and scheduling the instructions for out-of-order execution by the functional units. The register file includes a set of temporary data registers that are utilized by the instruction execution control unit to receive data results generated by the functional units. The data results of each executed instruction are stored in the temporary data registers until all prior instructions have been executed, thereby retiring the executed instructions in-order.
    Type: Grant
    Filed: September 10, 1998
    Date of Patent: October 5, 1999
    Assignee: Seiko Epson Corporation
    Inventors: Le Trong Nguyen, Derek J. Lentz, Yoshiyuki Miyayama, Sanjiv Garg, Yasuaki Hagiwara, Johannes Wang, Te-Li Lau, Sze-Shun Wang, Quang H. Trang
  • Patent number: 5544335
    Abstract: A processor for transmitted data applicable to plural transmission methods, respectively, without exchanging hardware or software even when the transmission method of an apparatus on the transmitting side changes. The processor stores a plurality of programs for analyzing the transmitted data in accordance with the plurality of transmission methods. The processor thereby selecting the suitable program for the specified transmission method and generates output data applicable to an output device.
    Type: Grant
    Filed: June 24, 1994
    Date of Patent: August 6, 1996
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventor: Yasutaka Motomura