Patents by Inventor Akitoshi Nishimura

Akitoshi Nishimura has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5508953
    Abstract: A capacitor and electrode structure comprising a PZT ferroelectric layer 17 with a primary component (Pb) and secondary component (Ti), a lower electrode layer 16 formed on the underside of the ferroelectric layer and made up of a special element (Pt) and Ti, and compounds thereof, and a diffusion barrier layer 18 which is formed on the underside of the lower electrode layer and which functions as a diffusion barrier with respect to Pb. The capacitor and the electrode structure, which may be a component of a semiconductor memory device, suppress fluctuations in the composition of the ferroelectric layer in PZT, etc., so as to maintain the intended performance of the PZT ferroelectric layer, thereby simplifying and stabilizing film fabrication, and preventing the degradation of electrical characteristics and adverse effects on lower layers.
    Type: Grant
    Filed: May 16, 1994
    Date of Patent: April 16, 1996
    Assignee: Texas Instruments Incorporated
    Inventors: Yukio Fukuda, Katsuhiro Aoki, Akitoshi Nishimura, Ken Numata
  • Patent number: 5168340
    Abstract: This invention relates to a semiconductor integrated circuit device wherein guardring regions are formed between a first element region and a second element region so as to surround the first element region, wherein gate electrodes are provided to cross the guardring regions, wherein the guardring regions are continuously formed even directly below the gate electrodes, and wherein an insulator film directly below the gate electrodes is relatively thick.
    Type: Grant
    Filed: October 12, 1990
    Date of Patent: December 1, 1992
    Assignee: Texas Instruments Incorporated
    Inventor: Akitoshi Nishimura
  • Patent number: 4949138
    Abstract: A semiconductor IC device comprising a memory cell wherein a word line is buried in a groove formed in a semiconductor layer, a transfer gate transistor is constructed by the word line and a side area thereof, and on the surface of the semiconductor layer there is formed a capacitor having one electrode being a source or drain region of the transfer gate transistor and a dielectric film contacting with the electrode.
    Type: Grant
    Filed: May 11, 1989
    Date of Patent: August 14, 1990
    Assignee: Texas Instruments Incorporated
    Inventor: Akitoshi Nishimura