Patents by Inventor Al Xuefeng Fang

Al Xuefeng Fang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10171268
    Abstract: An apparatus comprises a plurality of driver circuits and a control registers block. The plurality of driver circuits may be configured to drive a read line in response to a memory signal and a reference voltage. The control registers block generally configures the plurality of driver circuits to implement an asymmetric voltage swing of the read line about a voltage level that is half of the reference voltage.
    Type: Grant
    Filed: September 8, 2017
    Date of Patent: January 1, 2019
    Assignee: INTEGRATED DEVICE TECHNOLOGY, INC.
    Inventors: Yue Yu, Craig DeSimone, Al Xuefeng Fang, Yanbo Wang
  • Publication number: 20170373886
    Abstract: An apparatus comprises a plurality of driver circuits and a control registers block. The plurality of driver circuits may be configured to drive a read line in response to a memory signal and a reference voltage. The control registers block generally configures the plurality of driver circuits to implement an asymmetric voltage swing of the read line about a voltage level that is half of the reference voltage.
    Type: Application
    Filed: September 8, 2017
    Publication date: December 28, 2017
    Inventors: Yue Yu, Craig DeSimone, Al Xuefeng Fang, Yanbo Wang
  • Patent number: 9794087
    Abstract: An apparatus comprising a plurality of driver circuits and a plurality of control registers. The plurality of driver circuits may be configured to modify a memory signal that transfers read data across a read line to a memory controller. The plurality of control registers may be configured to enable one or more of the driver circuits. A pull up strength and a pull down strength of the memory signal may be configured in response to how many of the plurality of driver circuits are enabled. The plurality of driver circuits implement an asymmetric pull up and pull down of the memory signal.
    Type: Grant
    Filed: March 3, 2016
    Date of Patent: October 17, 2017
    Assignee: INTEGRATED DEVICE TECHNOLOGY, INC.
    Inventors: Yue Yu, Craig DeSimone, Al Xuefeng Fang, Yanbo Wang
  • Publication number: 20170256303
    Abstract: An apparatus comprising a plurality of driver circuits and a plurality of control registers. The plurality of driver circuits may be configured to modify a memory signal that transfers read data across a read line to a memory controller. The plurality of control registers may be configured to enable one or more of the driver circuits. A pull up strength and a pull down strength of the memory signal may be configured in response to how many of the plurality of driver circuits are enabled. The plurality of driver circuits implement an asymmetric pull up and pull down of the memory signal.
    Type: Application
    Filed: March 3, 2016
    Publication date: September 7, 2017
    Inventors: Yue Yu, Craig DeSimone, Al Xuefeng Fang, Yanbo Wang
  • Patent number: 8410813
    Abstract: A method and apparatus for A Low Power AC On-Die-Termination (ODT) Circuit using active components reduces receiver power consumption.
    Type: Grant
    Filed: May 24, 2011
    Date of Patent: April 2, 2013
    Assignee: Integrated Device Technology, Inc.
    Inventors: Liang Leon Zhang, Suresh Atluri, Yue Yu, Al Xuefeng Fang
  • Publication number: 20120299617
    Abstract: A method and apparatus for A Low Power AC On-Die-Termination (ODT) Circuit using active components reduces receiver power consumption.
    Type: Application
    Filed: May 24, 2011
    Publication date: November 29, 2012
    Applicant: Integrated Device Technology, Inc.
    Inventors: Liang Leon Zhang, Suresh Atluri, Yue Yu, Al Xuefeng Fang
  • Patent number: 7750618
    Abstract: A test circuit determines whether a frequency of an output clock signal of a clock circuit is above an output threshold frequency. An input clock signal of the clock circuit is set to an elevated frequency that is higher than a specified frequency. A first counter counts the number of clock cycles of the input clock signal in a test interval to within a tolerance of the elevated frequency. The tolerance of the elevated frequency is higher than a tolerance of the specified frequency. A second counter counts the number of clock cycles of a feedback clock signal in the test interval. A comparator determines whether the frequency of the output clock signal is above the output threshold frequency based on the number of clock cycles of the input clock signal and the number of clock cycles of the feedback clock signal.
    Type: Grant
    Filed: July 25, 2006
    Date of Patent: July 6, 2010
    Assignee: Integrated Device Technology, Inc.
    Inventors: Al Xuefeng Fang, Chao Xu
  • Patent number: 7545188
    Abstract: A clock generator generates multiple clock signals based on an input signal and adjusts the phases of the clock signals relative to a phase of the input signal, based on a control signal. The clock generator includes a phase locked loop that includes a phase shift unit. The phase shift unit selects some of the clock signals based on the control signal and generates a feedback signal based on the selected clock signals. The feedback signal has a phase based on the phases of the selected clock signals. The phase locked loop aligns the phase of the feedback signal with the phase of the input signal. In this process, the phase locked loop shifts the phase of each of the clock signals relative to the phase of the input signal.
    Type: Grant
    Filed: August 4, 2006
    Date of Patent: June 9, 2009
    Assignee: Integrated Device Technology, Inc
    Inventors: Chao Xu, Al Xuefeng Fang
  • Patent number: 7239188
    Abstract: Clock generators include phase-locked and delay-locked loop integrated circuits that support efficient high speed testing of clock frequencies. An integrated circuit device is provided with a clock signal generator having at least one delay element therein that is responsive to a control signal. A speed tracking circuit is also provided. This speed tracking circuit is configured to generate a signal having a measurable characteristic that tracks changes in a property of the control signal that influences a delay of the at least one delay element.
    Type: Grant
    Filed: November 1, 2005
    Date of Patent: July 3, 2007
    Assignee: Integrated Device Technology, Inc.
    Inventors: Chao Xu, Al Xuefeng Fang