Patents by Inventor Alexander Shubat

Alexander Shubat has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8112730
    Abstract: A structural primitive verification tool for memory compilers is described. A first set of memory structural primitives are supplied by a designer by filling in fields of a presented user interface. The first set of structural primitives describe certain physical layout features of a proposed memory array in an integrated circuit. A first model of a memory instance derived from the first set of memory structural primitives supplied by the designer is compared to a second model of a memory instance derived from a memory layout file from a memory compiler under-test. The first model is verified against the second model to verify to an integrity of the first set of memory structural primitives supplied by the designer compared to the memory layout file derived from a second set of memory structural primitives configuring that memory instance from the memory compiler.
    Type: Grant
    Filed: October 10, 2008
    Date of Patent: February 7, 2012
    Assignee: Synopsys, Inc.
    Inventors: Karen Aleksanyan, Karen Amirkhanyan, Sergey Karapetyan, Alexander Shubat, Samvel Shoukourian, Valery Vardanian, Yervant Zorian
  • Patent number: 7904766
    Abstract: Improving statistical yield of a system-on-a-chip. The system-on-a-chip includes several memory systems. Each memory system includes a large number of memories. The memories are tested to identify any faulty memories. One or more margins of the faulty memories are then varied and the memories are then tested again.
    Type: Grant
    Filed: December 6, 2007
    Date of Patent: March 8, 2011
    Assignee: Synopsys, Inc.
    Inventors: Niranjan Behera, Alexander Shubat
  • Patent number: 7692964
    Abstract: A Static Random Access Memory (SRAM) cell having a source-biasing mechanism for leakage reduction. In standby mode, the cell's wordline is deselected and a source-biasing potential is provided to the cell. In read mode, the wordline is selected and responsive thereto, the source-biasing potential provided to the cell is deactivated. Upon completion of reading, the source-biasing potential is re-activated.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: April 6, 2010
    Assignee: Virage Logic Corp.
    Inventors: Deepak Sabharwal, Alexander Shubat
  • Publication number: 20090106716
    Abstract: A structural primitive verification tool for memory compilers is described. A first set of memory structural primitives are supplied by a designer by filling in fields of a presented user interface. The first set of structural primitives describe certain physical layout features of a proposed memory array in an integrated circuit. A first model of a memory instance derived from the first set of memory structural primitives supplied by the designer is compared to a second model of a memory instance derived from a memory layout file from a memory compiler under-test. The first model is verified against the second model to verify to an integrity of the first set of memory structural primitives supplied by the designer compared to the memory layout file derived from a second set of memory structural primitives configuring that memory instance from the memory compiler.
    Type: Application
    Filed: October 10, 2008
    Publication date: April 23, 2009
    Applicant: Virage Logic Corporation
    Inventors: Karen Aleksanyan, Karen Amirkhanyan, Sergey Karapetyan, Alexander Shubat, Samvel Shoukourian, Valery Vardanian, Yervant Zorian
  • Patent number: 7061794
    Abstract: A source-biasing mechanism for leakage reduction in SRAM. In standby mode, wordlines are deselected and a source-biasing potential is provided to SRAM cells. In read mode, a selected wordline deactivates the source-biasing potential provided to the selected row of SRAM cells, whereas the remaining SRAM cells on the selected bitline column continue to be source-biased.
    Type: Grant
    Filed: March 30, 2004
    Date of Patent: June 13, 2006
    Assignee: Virage Logic Corp.
    Inventors: Deepak Sabharwal, Alexander Shubat
  • Patent number: 7002827
    Abstract: Methods and apparatuses in which a ROM memory array has virtual-grounded source lines programmed in layer physically higher than the diffusion layer. The ROM memory array may include a diffusion layer, one or more virtual-grounded source lines, and one or more bit lines. At least one of the virtual-grounded source lines is programmed with a layer physically higher than the diffusion layer.
    Type: Grant
    Filed: February 10, 2003
    Date of Patent: February 21, 2006
    Assignee: Virage Logic Corporation
    Inventors: Deepak Sabharwal, Izak Kense, Alexander Shubat
  • Patent number: 6992938
    Abstract: Various apparatuses and methods are shown in which an integrated circuit includes a dual-polarity non-volatile memory cell and a test circuit. The test circuit has a bias voltage generator and a first switch. The bias voltage generator couples to the dual-polarity non-volatile memory cell via the first switch.
    Type: Grant
    Filed: December 6, 2002
    Date of Patent: January 31, 2006
    Assignee: Virage Logic Corporation
    Inventors: Alexander Shubat, Jaroslav Raszka
  • Patent number: 6646933
    Abstract: A method, system, and apparatus exist which couple a first group of non-redundant memory columns to a non-redundant input-output circuit and couple a second group of redundant memory columns to a redundant input-output circuit. A fewer amount of memory columns exist in the second group of redundant memory columns than in the first of non-redundant memory columns. A first fuse indicates whether one or more memory columns are defective in a group of non-redundant memory columns coupled to the non-redundant input output circuit. Also, a second fuse couples to a first circuit. The first circuit identifies which sub-input circuit is coupled to the one or more defective memory columns.
    Type: Grant
    Filed: July 31, 2002
    Date of Patent: November 11, 2003
    Assignee: Virage Logic Corporation
    Inventors: Alexander Shubat, Niranjan Behera, Izak Kense
  • Patent number: 6519202
    Abstract: A method, system, and apparatus exist which couple a first group of non-redundant memory columns to a non-redundant input-output circuit and couple a second group of redundant memory columns to a redundant input-output circuit. A fewer amount of memory columns exist in the second group of redundant memory columns than in the first group of non-redundant memory columns. A first fuse indicates whether one or more memory columns are defective in a group of non-redundant memory columns coupled to the non-redundant input output circuit. Also, a second fuse couples to a first circuit. The first circuit identifies which sub-input-output circuit is coupled to the one or more defective memory columns.
    Type: Grant
    Filed: June 29, 2001
    Date of Patent: February 11, 2003
    Assignee: Virage Logic Corporation
    Inventors: Alexander Shubat, Niranjan Behera, Izak Kense
  • Patent number: 6392957
    Abstract: A self-timed write control memory device minimizes the memory cycle time for the cells of the array. The self-timed write control memory device preferably comprises an X-decoder, a word-line driver, a memory cell array, control logic, pre-charge circuits, sense amplifiers, a reference decoder, and a reference word-line driver. The memory device preferably further includes a first reference cell, a second reference cell or logic, a first reference column, a second reference column and a reference sense amplifier. The first reference cell is preferably used for detection of read cycle completion and the second reference cell or logic is used for detection of write cycle completion. The output of the first reference cell and second reference cell are preferably coupled to inputs of a unique reference sense amplifier.
    Type: Grant
    Filed: November 28, 2000
    Date of Patent: May 21, 2002
    Assignee: Virage Logic Corporation
    Inventors: Alexander Shubat, Adam Kablanian, Jaroslav Raszka, Richard S. Roy
  • Patent number: 6269036
    Abstract: The multiple-port memory device preferably comprises a first and second control logic having test circuitry. The first and second control logic are preferably adapted to receive both the clock signal and a test signal. The first and second control logic includes a clock control circuit that produces a clock signal (CCLK) that is used by other portions of the first and second control logic to assert the word lines. The clock control circuit also produces a control signal (EQ) that is used to control pre-charging transistor that form the first and second input/output circuits. The clock control circuit is particularly advantageous because it uses the test signal as an alternate control to activate the precharge circuits as desired for testing. Therefore, the present invention provides for direct control of portions of the memory array to allow the memory array to be tested under the most stressful conditions.
    Type: Grant
    Filed: November 12, 1999
    Date of Patent: July 31, 2001
    Assignee: Virage Logic Corporation
    Inventor: Alexander Shubat
  • Patent number: 6051031
    Abstract: A new design methodology which utilizes a module-based architecture is used to implement customized VLSI designs. In accordance with this invention, the module-based architecture comprises a number of Matrix Transistor Logic (MTL) modules. Each MTL module has a control input buffer section, an output stage section, and a matrix array section. The matrix array section implements logic functions using Pass Transistor Logic technology. Three variables, each of which place a different constraint on the MTL modules, are used in an automated design procedure to implement the MTL modules.
    Type: Grant
    Filed: February 5, 1997
    Date of Patent: April 18, 2000
    Assignee: Virage Logic Corporation
    Inventors: Alexander Shubat, Adam Kablanian, Vardan Duvalyan
  • Patent number: 5453636
    Abstract: An SRAM cell includes an open-base, bipolar transistor serving as a load device and one pull-down transistor having an associated leakage current. The amplification .beta. of the bipolar transistor controls the amount of load current through the bipolar transistor. The bipolar transistor provides the necessary load current to ensure the SRAM cell maintains its logic state.
    Type: Grant
    Filed: August 16, 1994
    Date of Patent: September 26, 1995
    Assignee: WaferScale Integration, Inc.
    Inventors: Boaz Eitan, Alexander Shubat
  • Patent number: 5402014
    Abstract: An embodiment of this invention provides an integrated circuit (IC) having a configurable peripheral port which includes an input/output pin, a multiplexer coupled to the input/output pin, volatile configuration bits to control the multiplexer, and non-volatile configuration bits to control the multiplexer and override the volatile configuration bits. One embodiment of an IC also includes a peripheral port as above and functional units, such as programmable array logic (PAL) and erasable programmable read only memory (EPROM), coupled to the multiplexer. In another embodiment, a non-volatile configuration bit from a functional unit configures an input/output pin when the configuration bit is not needed by the functional unit.
    Type: Grant
    Filed: July 14, 1993
    Date of Patent: March 28, 1995
    Assignee: WaferScale Integration, Inc.
    Inventors: Arye Ziklik, Alexander Shubat, Yoram Cedar, John H. Pasternak
  • Patent number: 4961172
    Abstract: A circuit constructed in accordance with my invention includes a microprocessor for generating addresses on an address bus, a plurality of memory devices, and a decoder for decoding the address on the address bus and generating select signals in response thereto. Of importance, the memory devices are also coupled to the address bus. A memory enable circuit is provided for enabling the memory devices before the decoder generates the select signals. Thus, the time required by the decoder to decode address signals does not add to the delay between the time an address is asserted by the microprocessor and the time one of the memory devices responds by providing data. In one embodiment, the memory enable circuit is incorporated into the bit line decoder of the memory devices. Thus, if one of the bit lines of the plurality of memory devices is selected to provide data, the memory device is enabled.
    Type: Grant
    Filed: August 11, 1988
    Date of Patent: October 2, 1990
    Assignee: WaferScale Integration, Inc.
    Inventors: Alexander Shubat, Yoram Cedar
  • Patent number: 4939392
    Abstract: A novel circuit is coupled to a memory device sense amplifier and a memory device output pin for driving the output pin with data. The circuit includes a first inverter (18) and a second inverter (100) coupled to the first inverter. Transfer gates (30, 104) are coupled across the input and output leads of the first and second inverters, respectively. During a first mode of operation, the first and second transfer gates are closed and the second inverter is three-stated so that the input and output leads of the first and second inverters are held at a voltage between VCC and ground. When it is desired to drive the memory device output pin with data, the first and second transfer gates open, and the second inverter leaves the three-state mode and goes into a low output impedance mode.
    Type: Grant
    Filed: August 11, 1988
    Date of Patent: July 3, 1990
    Assignee: WaferScale Integration, Inc.
    Inventors: Alexander Shubat, Barmak Sani