Patents by Inventor Aman Sewani

Aman Sewani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210408784
    Abstract: Some embodiments include apparatuses having an input node; an electrostatic discharge protection circuitry including a first diode including a cathode coupled to the input node, and an anode coupled to a ground node; a second diode including an anode coupled to the input node, and a cathode coupled to a circuit node; a clamp circuit coupled to the circuit node; and a current limiting circuit coupled between the circuit node and a supply node.
    Type: Application
    Filed: June 26, 2020
    Publication date: December 30, 2021
    Inventors: Aman Sewani, Nazar Haider, Lan D. Vu, Steven S. Poon, Shunjiang Xu
  • Publication number: 20210334187
    Abstract: A scheme is provided for a processor to measure or estimate the dynamic capacitance (Cdyn) associated with an executing application and take a proportional throttling action. Proportional throttling has significantly less impact on performance and hence presents an opportunity to get back the lost bins and proportionally clip power if it exceeds a specification threshold. The ability to infer a magnitude of power excursion of a power virus event (and hence, the real Cdyn) above a set power threshold limit enables the processor to proportionally adjust the processor operating frequency to bring it back under the limit. With this scheme, the processor distinguishes a small power excursion versus a large one and reacts proportionally, yielding better performance.
    Type: Application
    Filed: April 28, 2020
    Publication date: October 28, 2021
    Applicant: Intel Corporation
    Inventors: Aman Sewani, Nazar Haider, Ankush Varma, Lan Vu
  • Patent number: 9553592
    Abstract: A circuit for generating a divided clock signal with a configurable phase offset comprises a first latch circuit adapted to receive a clock signal to be divided; a second latch coupled to an output of the first latch circuit and generating a divided output clock signal; and an initialization circuit coupled to the first latch circuit and the second latch circuit, the initialization circuit coupled to receive an initialization signal. The initialization signal determines a phase offset between the divided output clock signal and the clock signal to be divided. A method of generating a divided clock signal is also described.
    Type: Grant
    Filed: March 5, 2015
    Date of Patent: January 24, 2017
    Assignee: XILINX, INC.
    Inventors: Aman Sewani, Fu-Tai An, Parag Upadhyaya
  • Patent number: 9214941
    Abstract: An input/output circuit implemented in an integrated circuit is described. The input/output circuit comprises an input/output pad and a voltage control circuit coupled to the input/output pad. The voltage control circuit sets a voltage at the input/output pad at a first voltage when the input/output pad is implemented as an input pad and at a second voltage when the input/output pad is implemented as an output pad. Methods of implementing input/output circuits in an integrated circuit are also described.
    Type: Grant
    Filed: August 30, 2013
    Date of Patent: December 15, 2015
    Assignee: XILINX, INC.
    Inventors: Aman Sewani, Parag Upadhyaya
  • Publication number: 20150061756
    Abstract: An input/output circuit implemented in an integrated circuit is described. The input/output circuit comprises an input/output pad and a voltage control circuit coupled to the input/output pad. The voltage control circuit sets a voltage at the input/output pad at a first voltage when the input/output pad is implemented as an input pad and at a second voltage when the input/output pad is implemented as an output pad. Methods of implementing input/output circuits in an integrated circuit are also described.
    Type: Application
    Filed: August 30, 2013
    Publication date: March 5, 2015
    Applicant: Xilinx, Inc.
    Inventors: Aman Sewani, Parag Upadhyaya
  • Patent number: 8614599
    Abstract: One embodiment of an integrated circuit includes a local circuit block, a first power supply for supplying power to a first terminal of the local circuit block, a second power supply for supplying power to a second terminal of the local circuit block, a first transmission gate coupled between the second terminal of the local circuit block and a current path from the second power supply, and a second transmission gate coupled between the current path from the second power supply and a gate of a p-type metal-oxide-semiconductor (PMOS) transistor in the first transmission gate, the second transmission gate including a single transistor.
    Type: Grant
    Filed: December 8, 2010
    Date of Patent: December 24, 2013
    Assignee: Xilinx, Inc.
    Inventors: Adebabay M. Bekele, Aman Sewani, Xuewen Jiang