Patents by Inventor Anbiarshy Wu

Anbiarshy Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9601443
    Abstract: A semiconductor structure includes a daisy chain adjacent to an edge of a semiconductor chip. The daisy chain includes a plurality of horizontal metal lines distributed in a plurality of metallization layers, wherein the horizontal metal lines are serially connected; a plurality of connecting pads in a same layer and electrically connecting the horizontal metal lines, wherein the connecting pads are physically separated from each other; and a plurality of vertical metal lines, each connecting one of the connecting pads to one of the horizontal metal lines, wherein one of the plurality of connecting pads is connected to one of the plurality of horizontal metal lines by only one of the plurality of vertical metal lines; and a seal ring adjacent and electrically disconnected from the daisy chain.
    Type: Grant
    Filed: February 13, 2007
    Date of Patent: March 21, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hao-Yi Tsai, Shih-Hsun Hsu, Shih-Cheng Chang, Shang-Yun Hou, Hsien-Wei Chen, Chia-Lun Tsai, Benson Liu, Shin-Puu Jeng, Anbiarshy Wu
  • Patent number: 7732892
    Abstract: Fuse structures and integrated circuit devices are disclosed. An exemplary embodiment of a fuse structure comprises a first and second metal pads formed at different positions in a first dielectric layer and a conductive line formed in a second dielectric layer underlying the first dielectric layer, electrically connecting the first and second pad. The conductive line is formed with at least one first portion at an end thereof and a second portion connected with the first portion, wherein the width of the first portion is greater than the width of the second portion.
    Type: Grant
    Filed: November 3, 2006
    Date of Patent: June 8, 2010
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shin-Puu Jeng, Anbiarshy Wu
  • Patent number: 7714443
    Abstract: An interconnect structure includes at least a first interconnect layer and a second interconnect layer. Each of the first and second interconnect layers has a pad structure and each pad structure has a respective pad density. The pad density of the pad structure of the second interconnect layer is different from the pad density of the pad structure of the first interconnect layer. The pad structures of the first and second interconnect layers are connected to each other.
    Type: Grant
    Filed: July 19, 2006
    Date of Patent: May 11, 2010
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hsien-Wei Chen, Anbiarshy Wu, Shih-Hsun Hsu, Shang-Yun Hou, Hsueh-Chung Chen, Shin-Puu Jeng
  • Publication number: 20080191205
    Abstract: A semiconductor structure includes a daisy chain adjacent to an edge of a semiconductor chip. The daisy chain includes a plurality of horizontal metal lines distributed in a plurality of metallization layers, wherein the horizontal metal lines are serially connected; a plurality of connecting pads in a same layer and electrically connecting the horizontal metal lines, wherein the connecting pads are physically separated from each other; and a plurality of vertical metal lines, each connecting one of the connecting pads to one of the horizontal metal lines, wherein one of the plurality of connecting pads is connected to one of the plurality of horizontal metal lines by only one of the plurality of vertical metal lines; and a seal ring adjacent and electrically disconnected from the daisy chain.
    Type: Application
    Filed: February 13, 2007
    Publication date: August 14, 2008
    Inventors: Hao-Yi Tsai, Shih-Hsun Hsu, Shih-Cheng Chang, Shang-Yun Hou, Hsien-Wei Chen, Chia-Lun Tsai, Benson Liu, Shin-Puu Jeng, Anbiarshy Wu
  • Publication number: 20080105948
    Abstract: Fuse structures and integrated circuit devices are disclosed. An exemplary embodiment of a fuse structure comprises a first and second metal pads formed at different positions in a first dielectric layer and a conductive line formed in a second dielectric layer underlying the first dielectric layer, electrically connecting the first and second pad. The conductive line is formed with at least one first portion at an end thereof and a second portion connected with the first portion, wherein the width of the first portion is greater than the width of the second portion.
    Type: Application
    Filed: November 3, 2006
    Publication date: May 8, 2008
    Inventors: Shin-Puu Jeng, Anbiarshy Wu
  • Publication number: 20080020559
    Abstract: An interconnect structure includes at least a first interconnect layer and a second interconnect layer. Each of the first and second interconnect layers has a pad structure and each pad structure has a respective pad density. The pad density of the pad structure of the second interconnect layer is different from the pad density of the pad structure of the first interconnect layer. The pad structures of the first and second interconnect layers are connected to each other.
    Type: Application
    Filed: July 19, 2006
    Publication date: January 24, 2008
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hsien-Wei Chen, Anbiarshy Wu, Shih-Hsun Hsu, Shang-Yun Hou, Hsueh-Chung Chen, Shin-Puu Jeng
  • Publication number: 20070224794
    Abstract: An integrated circuit structure comprising a fuse and a method for forming the same are provided. The integrated circuit structure includes a substrate, an interconnection structure over the substrate, a fuse connected to the interconnection structure, and an anti-reflective coating (ARC) on the fuse. The ARC has an increased thickness and acts as a remaining oxide, and no further remaining passivation layer exists on the ARC.
    Type: Application
    Filed: March 27, 2006
    Publication date: September 27, 2007
    Inventors: Hao-Yi Tsai, Shang-Yun Hou, Anbiarshy Wu, Chia-Lun Tsai, Shin-Puu Jeng