Patents by Inventor Arash Talebi

Arash Talebi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230127358
    Abstract: A badge holding device is disclosed that includes a badge holder, an attachment mechanism, and a connector. The badge holder is configured to hold a name tag or similar item and includes a back plate having a top edge, a bottom edge, a first lateral edge, and a second lateral edge, and a cover pivotally connected to the bottom edge of the back plate by a hinge. At least a portion of the cover is transparent. The attachment mechanism is configured to attach the badge holding device to an article of clothing. The connector extends between the badge holder and the attachment mechanism, and the connector is attached to the back plate proximal to the top edge. A width of the connector is at least 25% of a width of the back plate measured between the first lateral edge and the second lateral edge.
    Type: Application
    Filed: October 26, 2021
    Publication date: April 27, 2023
    Inventor: Arash Talebi Dabestani
  • Patent number: 11625084
    Abstract: Methods and apparatus for optimizing device power and efficiency based on host-controlled hints prior to low-power entry for PCI Express blocks and components. Data structures containing low-power state capability information mapping one or more fine-grained low-power states for each of at least one of an L0s, L1, L1.1, and L1.2 PCIe-defined low-power state are stored on a PCIe device coupled to a Host via a PCIe link. Messages are exchanged over the PCIe link between the Host and PCIe device to configure, using the low-power state capability information, blocks and/or components on the PCIe device to enter a fine-grained low-power state instead of an associated PCIe-defined low-power state mapped to the fine-grained low-power state when the PCIe device detects a power-change event or receives a command to enter the associated PCIe-defined low-power state. Sequences of power-level changes between multiple fine-grained low-power states may also be implemented.
    Type: Grant
    Filed: August 15, 2019
    Date of Patent: April 11, 2023
    Assignee: Intel Corporation
    Inventors: Kuan Hau Tan, Anoop Mukker, Ang Li, Wai Ben Lin, Arash Talebi
  • Publication number: 20190369703
    Abstract: Methods and apparatus for optimizing device power and efficiency based on host-controlled hints prior to low-power entry for PCI Express blocks and components. Data structures containing low-power state capability information mapping one or more fine-grained low-power states for each of at least one of an L0s, L1, L1.1, and L1.2 PCIe-defined low-power state are stored on a PCIe device coupled to a Host via a PCIe link. Messages are exchanged over the PCIe link between the Host and PCIe device to configure, using the low-power state capability information, blocks and/or components on the PCIe device to enter a fine-grained low-power state instead of an associated PCIe-defined low-power state mapped to the fine-grained low-power state when the PCIe device detects a power-change event or receives a command to enter the associated PCIe-defined low-power state. Sequences of power-level changes between multiple fine-grained low-power states may also be implemented.
    Type: Application
    Filed: August 15, 2019
    Publication date: December 5, 2019
    Inventors: Kuan Hau Tan, Anoop Mukker, Ang Li, Wai Ben Lin, Arash Talebi