Patents by Inventor Aravindha Antoniswamy

Aravindha Antoniswamy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11923268
    Abstract: Techniques and mechanisms for promoting heat conduction in a packaged device using a heat spreader that is fabricated by a build-up process. In an embodiment, 3D printing of a heat spreader successively deposit layers of a thermal conductor material, where said layers variously extend each over a respective one or more IC dies. The heat spreader forms a flat top side, wherein a bottom side of the heat spreader extends over, and conforms at least partially to, different respective heights of various IC dies. In another embodiment, fabrication of a portion of the heat spreader comprises printing pore structures that contribute to a relatively low thermal conductivity of said portion. An average orientation of the oblong pores contributes to different respective thermal conduction properties for various directions of heat flow.
    Type: Grant
    Filed: February 4, 2020
    Date of Patent: March 5, 2024
    Assignee: Intel Corporation
    Inventors: Jesus Gerardo Reyes Schuldes, Shankar Devasenathipathy, Pramod Malatkar, Aravindha Antoniswamy, Kyle Arrington
  • Patent number: 11881438
    Abstract: A second-level thermal interface material (TIM2) that is to couple to a system-level thermal solution is applied to an integrated circuit (IC) assembly comprising an IC die and an assembly substrate prior to the assembly substrate being joined to a host component at the system-level. Challenges associated with TIM2 application may therefore be addressed at a first level of IC die integration, simplifying subsequent assembly and better controlling thermal coupling to a subsequently applied thermal solution. Where a first-level IC assembly includes a stiffener, the TIM may be affixed to the stiffener through an adhesive bond or a fusion bond. After the IC assembly including the TIM is soldered to the host board, a thermal solution may be placed in contact with the TIM. With early application of a solder TIM, a solder TIM may be reflowed upon the IC die multiple times.
    Type: Grant
    Filed: January 17, 2020
    Date of Patent: January 23, 2024
    Assignee: Intel Corporation
    Inventors: Elah Bozorg-Grayeli, Kyle Arrington, Sergio Chan Arguedas, Aravindha Antoniswamy
  • Patent number: 11869824
    Abstract: A thermal interface structure may be formed comprising a thermally conductive substrate having a first surface and an opposing second surface, a first liquid metal layer on the first surface of the thermally conductive substrate, and a second liquid metal layer on the second surface of the thermally conductive substrate. The thermal interface structure may be used in an integrated circuit assembly or package between at least one integrated circuit device and a heat dissipation device.
    Type: Grant
    Filed: November 4, 2019
    Date of Patent: January 9, 2024
    Assignee: Intel Corporation
    Inventors: Kyle J. Arrington, Aaron McCann, Kelly Lofgreen, Elah Bozorg-Grayeli, Aravindha Antoniswamy, Joseph B. Petrini
  • Publication number: 20210242105
    Abstract: Techniques and mechanisms for promoting heat conduction in a packaged device using a heat spreader that is fabricated by a build-up process. In an embodiment, 3D printing of a heat spreader successively deposit layers of a thermal conductor material, where said layers variously extend each over a respective one or more IC dies. The heat spreader forms a flat top side, wherein a bottom side of the heat spreader extends over, and conforms at least partially to, different respective heights of various IC dies. In another embodiment, fabrication of a portion of the heat spreader comprises printing pore structures that contribute to a relatively low thermal conductivity of said portion. An average orientation of the oblong pores contributes to different respective thermal conduction properties for various directions of heat flow.
    Type: Application
    Filed: February 4, 2020
    Publication date: August 5, 2021
    Applicant: INTEL CORPORATION
    Inventors: Jesus Gerardo Reyes Schuldes, Shankar Devasenathipathy, Pramod Malatkar, Aravindha Antoniswamy, Kyle Arrington
  • Publication number: 20210225729
    Abstract: A second-level thermal interface material (TIM2) that is to couple to a system-level thermal solution is applied to an integrated circuit (IC) assembly comprising an IC die and an assembly substrate prior to the assembly substrate being joined to a host component at the system-level. Challenges associated with TIM2 application may therefore be addressed at a first level of IC die integration, simplifying subsequent assembly and better controlling thermal coupling to a subsequently applied thermal solution. Where a first-level IC assembly includes a stiffener, the TIM may be affixed to the stiffener through an adhesive bond or a fusion bond. After the IC assembly including the TIM is soldered to the host board, a thermal solution may be placed in contact with the TIM. With early application of a solder TIM, a solder TIM may be reflowed upon the IC die multiple times.
    Type: Application
    Filed: January 17, 2020
    Publication date: July 22, 2021
    Applicant: Intel Corporation
    Inventors: Elah Bozorg-Grayeli, Kyle Arrington, Sergio Chan Arguedas, Aravindha Antoniswamy
  • Patent number: 11004768
    Abstract: A multi-chip package includes multiple IC die interconnected to a package substrate. An integrated heat spreader (IHS) is located over one or more primary IC die, but is absent from over one or more secondary IC die. Thermal cross-talk between IC dies and/or thermal performance of individual IC dies may be improved by constraining the dimensions of the IHS to be over less than all IC die of the package. A first thermal interface material (TIM) may be between the IHS and the primary IC die, but absent from over the secondary IC die. A second TIM may be between a heat sink and the IHS and also between the heat sink and the secondary IC die. The heat sink may be segmented, or have a non-planarity to accommodate differences in z-height across the IC die and/or as a result of constraining the dimensions of the IHS to be over less than all IC die.
    Type: Grant
    Filed: August 1, 2019
    Date of Patent: May 11, 2021
    Assignee: Intel Corporation
    Inventors: Muhammad S. Islam, Enisa Harris, Suzana Prstic, Sergio Chan Arguedas, Sachin Deshmukh, Aravindha Antoniswamy, Elah Bozorg-Grayeli
  • Publication number: 20210134698
    Abstract: A thermal interface structure may be formed comprising a thermally conductive substrate having a first surface and an opposing second surface, a first liquid metal layer on the first surface of the thermally conductive substrate, and a second liquid metal layer on the second surface of the thermally conductive substrate. The thermal interface structure may be used in an integrated circuit assembly or package between at least one integrated circuit device and a heat dissipation device.
    Type: Application
    Filed: November 4, 2019
    Publication date: May 6, 2021
    Applicant: Intel Corporation
    Inventors: Kyle J. Arrington, Aaron McCann, Kelly Lofgreen, Elah Bozorg-Grayeli, Aravindha Antoniswamy, Joseph B. Petrini
  • Publication number: 20210035886
    Abstract: A multi-chip package includes multiple IC die interconnected to a package substrate. An integrated heat spreader (IHS) is located over one or more primary IC die, but is absent from over one or more secondary IC die. Thermal cross-talk between IC dies and/or thermal performance of individual IC dies may be improved by constraining the dimensions of the IHS to be over less than all IC die of the package. A first thermal interface material (TIM) may be between the IHS and the primary IC die, but absent from over the secondary IC die. A second TIM may be between a heat sink and the IHS and also between the heat sink and the secondary IC die. The heat sink may be segmented, or have a non-planarity to accommodate differences in z-height across the IC die and/or as a result of constraining the dimensions of the IHS to be over less than all IC die.
    Type: Application
    Filed: August 1, 2019
    Publication date: February 4, 2021
    Applicant: Intel Corporation
    Inventors: Muhammad S. Islam, Enisa Harris, Suzana Prstic, Sergio Chan Arguedas, Sachin Deshmukh, Aravindha Antoniswamy, Elah Bozorg-Grayeli
  • Publication number: 20190304805
    Abstract: An electronic package including a substrate. The substrate includes a first solder material that is applied adjacent a periphery of the substrate. The substrate also includes a second solder material having properties different than the first solder material that is applied adjacent a periphery of a keep in zone of the substrate.
    Type: Application
    Filed: March 30, 2018
    Publication date: October 3, 2019
    Inventors: Jiongxin Lu, Aravindha Antoniswamy, Jinlin Wang, Ashutosh Srivastava
  • Patent number: 9515003
    Abstract: Embedded air core inductors are described for integrated circuit package substrates. The substrates have a thermal conductor for the inductors. One example includes a package substrate to carry an integrated circuit die, the package substrate having a plurality of top side pads to connect to the die on a top side and a plurality of bottom side pads to connect to an external component on a bottom side. An inductor is embedded within the package substrate, A thermal conductor is embedded within the package substrate adjacent to the inductor to conduct heat away from the inductor, and a heat sink is thermally coupled to the thermal conductor to receive the heat from the conductor.
    Type: Grant
    Filed: December 8, 2015
    Date of Patent: December 6, 2016
    Assignee: Intel Corporation
    Inventors: Thomas Fitzgerald, William Lambert, Shrenik Kothari, Punita Sullhan, Aravindha Antoniswamy