Patents by Inventor Atsushi Fujihira

Atsushi Fujihira has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10603708
    Abstract: Provided is a cushion pin which applies sufficient supporting force to a blank holder of a press molding apparatus even if the number of cushion pins and an arrangement region are restricted. A cushion pin (1A) has a cylindrical main body section including a plurality of cylindrical members (2) and annular members (3). The cylindrical members (2) are arranged in series in an axial direction, and the annular members (3) are disposed between the adjacent cylindrical members (2). A rod member (4) and a coil spring (5) are disposed in each the spring chambers of the main body section. The rod member (4) includes a rod-shaped part (4b) and a flange part (4a). The rod-shaped part (4b) has a diameter allowing the rod-shaped part (4b) to slidably penetrate through an opening (3a) of the annular member (3). The coil spring (5) biases the flange part (4a).
    Type: Grant
    Filed: April 21, 2015
    Date of Patent: March 31, 2020
    Assignee: Honda Motor Co., Ltd.
    Inventors: Atsushi Fujihira, Takumi Matsuzawa
  • Patent number: 9949982
    Abstract: The present invention relates to a stable pharmaceutical composition comprising a compound represented by formula (I), its pharmaceutically acceptable salt or a solvate thereof. The stable pharmaceutical composition can be prepared by comprising 1) a compound represented by formula (I), its pharmaceutically acceptable salt, or a solvate thereof, 2) one or more selected from the group consisting of alkali metal chlorides, alkaline earth metal chlorides, transition metal chlorides and magnesium chloride; and 3) sugar and/or a sugar alcohol.
    Type: Grant
    Filed: September 3, 2015
    Date of Patent: April 24, 2018
    Assignee: Shionogi & Co., Ltd.
    Inventors: Hidenori Kawasaki, Natsuko Kojima, Atsushi Fujihira, Kanako Takahashi, Fumihiko Matsubara, Nao Matsuoka
  • Publication number: 20170281639
    Abstract: The present invention relates to a stable pharmaceutical composition comprising a compound represented by formula (I), its pharmaceutically acceptable salt or a solvate thereof. The stable pharmaceutical composition can be prepared by comprising 1) a compound represented by formula (I), its pharmaceutically acceptable salt, or a solvate thereof, 2) one or more selected from the group consisting of alkali metal chlorides, alkaline earth metal chlorides, transition metal chlorides and magnesium chloride; and 3) sugar and/or a sugar alcohol.
    Type: Application
    Filed: September 3, 2015
    Publication date: October 5, 2017
    Inventors: Hidenori KAWASAKI, Natsuko KOJIMA, Atsushi FUJIHIRA, Kanako TAKAHASHI, Fumihiko MATSUBARA, Nao MATSUOKA
  • Publication number: 20170266709
    Abstract: Provided is a cushion pin which applies sufficient supporting force to a blank holder of a press molding apparatus even if the number of cushion pins and an arrangement region are restricted. A cushion pin (1A) has a cylindrical main body section including a plurality of cylindrical members (2) and annular members (3). The cylindrical members (2) are arranged in series in an axial direction, and the annular members (3) are disposed between the adjacent cylindrical members (2). A rod member (4) and a coil spring (5) are disposed in each the spring chambers of the main body section. The rod member (4) includes a rod-shaped part (4b) and a flange part (4a). The rod-shaped part (4b) has a diameter allowing the rod-shaped part (4b) to slidably penetrate through an opening (3a) of the annular member (3). The coil spring (5) biases the flange part (4a).
    Type: Application
    Filed: April 21, 2015
    Publication date: September 21, 2017
    Inventors: Atsushi FUJIHIRA, Takumi MATSUZAWA
  • Patent number: 6671760
    Abstract: A switching system for controlling internal apparatuses provided within an exchange system includes a central controller and a switching module including a plurality of objective apparatuses, each objective apparatus including a control data end unit, controlled by the central controller based on DMA communication and SD/SCN signal. Further, the central controller includes a first processor access controller which transfers control data to the control data end unit, in order to check and control each of objective apparatus, based on the DMA communication and the SD/SCN signal. The switching module includes a second processor access controller which relays the control data transferred between the first processor access controller and a plurality of control data end units-based on the DMA communication and the SD/SCN signal.
    Type: Grant
    Filed: July 30, 1999
    Date of Patent: December 30, 2003
    Assignee: Fujitsu Limited
    Inventors: Hiroya Kawasaki, Masaki Kira, Atsushi Fujihira, Kiyofumi Mitsuze, Hidetoshi Iwasa
  • Patent number: 5488710
    Abstract: A cache memory, and a data processor including the cache memory, for processing at least one variable length instruction from a memory and outputting processed information to a control unit, such as a central processing unit (CPU). The cache memory includes a unit for decoding an instruction length of a variable length instruction from the memory, and a unit for storing the variable length instruction from the memory, together with the decoded instruction length information. The variable length instruction and the instruction length information thereof are fed to the control unit. Accordingly, the cache memory enables the control unit to simultaneously decode a plurality of variable length instructions and thus realize high speed processing.
    Type: Grant
    Filed: February 10, 1992
    Date of Patent: January 30, 1996
    Assignee: Fujitsu Limited
    Inventors: Taizo Sato, Atsushi Fujihira
  • Patent number: 5455925
    Abstract: A fetching operation break unit breaks a fetching operation of a block data from a main memory, when a system bus is released during the fetching of the block data and also when data written due to a write access by an external device into the main memory coincides with the fetching of one block data. Further, a notification means notifies the state of the fetching operation to an external cache memory. Therefore, the external cache memory can confirm whether a block-in operation of the microprocessor is broken or not, and the contents of the external cache can correctly coincide with the contents of the internal cache and the main memory by carrying out a steal operation, so that the operational reliability of a computer system can be increased.
    Type: Grant
    Filed: August 23, 1993
    Date of Patent: October 3, 1995
    Assignee: Fujitsu Limited
    Inventors: Takeshi Kitahara, Masato Mitsuhashi, Atsushi Fujihira
  • Patent number: 5278965
    Abstract: A direct memory access controller adaptable to control a direct memory access transfer in a data processing system which includes at least a central processing unit and a system bus, comprises a register coupled to the system bus for outputting a transfer terminate request signal which instructs a normal termination when the central processing unit is operating and a write operation is carried out with respect to the register from the central processing unit, and a transfer termination part coupled to the register for stopping to accept a new transfer request signal or stopping to generate a transfer request signal responsive to the transfer termination request signal so as to make an instructed channel inactive.
    Type: Grant
    Filed: April 3, 1989
    Date of Patent: January 11, 1994
    Assignee: Fujitsu Limited
    Inventors: Atsushi Fujihira, Takayoshi Taniai, Harunobu Ogawa
  • Patent number: 5077664
    Abstract: A direct memory access controller coupled to a system bus of a system including a memory, for controlling a data transfer by a direct memory access, includes a register registering a code which designates one of a plurality of descriptor formats, each of which defines both the number and type of descriptors necessary for the data transfer by the direct memory access, a group of registers for registering descriptors defined in one of the descriptor formats which is selected by the code registered in the register, a controller for controlling the data transfer by the direct memory access in accordance with the descriptors defined in the selected one of the descriptor formats registered in the register.
    Type: Grant
    Filed: March 3, 1989
    Date of Patent: December 31, 1991
    Assignee: Fujitsu Limited
    Inventors: Takayoshi Taniai, Atsushi Fujihira
  • Patent number: 5018098
    Abstract: A data transfer controlling apparatus for direct memory access comprising one or more first microaddress registers, each of which registers stores microaddress information for program processing of the data transfer for a corresponding channel; a second microaddress register which stores microaddress information for program processing other than the program processing of the data transfer; a micro read only memory operatively connected to said first and second microaddress registers, for storing microinstructions and outputting a predetermined microinstruction in accordance with microaddress information read out from a selected one of the first microaddress registers and the second microaddress register; and an incremental element operatively connected to said first and second microaddress registers, for incrementing the value of the microaddress information read out from the selected one of the first microaddress registers and the second microaddress register, and for writing the incremented microaddress inf
    Type: Grant
    Filed: April 27, 1988
    Date of Patent: May 21, 1991
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Takayoshi Taniai, Tadashi Saitoh, Atsushi Fujihira
  • Patent number: 4792969
    Abstract: A line condition data collecting system for a telephone exchange includes an image memory in a central processing unit which stores line condition data to reduce the amount of time the central controller in the central processing unit waits for the line condition data. A signal receiving memory in the telephone exchange stores the line condition data and is sequentially accessed by an image memory controller autonomously from the central controller in the central processing unit. When the central controller requires line condition data, the image memory is checked and if the line condition data stored therein is valid, it is supplied to the central controller. If the line condition data in the image memory is invalid, a conventional access request is made to the signal receiving memory, but this occurs less frequently than in a conventional system.
    Type: Grant
    Filed: November 10, 1987
    Date of Patent: December 20, 1988
    Assignee: Fujitsu Limited
    Inventors: Yuji Shibata, Atsushi Fujihira