Patents by Inventor Bao Ru Yang

Bao Ru Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6227211
    Abstract: The poor uniformity of Interlevel Dielectric Deposition (ILD) thickness for High Aspect Ratio (HAR) contact after Chemical Mechanical Planarization (CMP) will cause serious underlayer loss due to the longer over-etching time that is required to compensate for thickness differences within the wafer. Prior Art uses 1.5K Plasma Enhanced Tetra-Ethyl-Ortho-Silicate (PETEOS) to serve as a stop layer and thus reduce underlayer loss. The present invention teaches using a non-silicon oxide containing SiN/SiON or Si3N4/SiON as a stop layer. The present invention therefore is aimed at reducing underlayer loss and thereby improving the uniformity of the underlayer thickness upon completion of the hole etching process. Concurrently, the over-etch time can be reduced to less than 10% of the time required for Prior Art contact hole etching.
    Type: Grant
    Filed: December 7, 1998
    Date of Patent: May 8, 2001
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Bao Ru Yang, Wen-Chuan Chiang, James Jann-Ming Wu
  • Patent number: 5904570
    Abstract: The polymeric residues which remain after the plasma-enhanced subtractive etching of polycrystalline layers in reactive halogen-containing gases are removed by a combination ashing in oxygen gas and subsequent removal with an organic solvent.
    Type: Grant
    Filed: May 20, 1996
    Date of Patent: May 18, 1999
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Sen-Fu Chen, Bao-Ru Yang, Wen-Cheng Chang, Heng-Hsin Liu
  • Patent number: 5763316
    Abstract: A process for creating field oxide isolation for the micron and sub-micron devices in the high density integrated circuits has been developed. The junction leakage problem resulted from the trenches in the substrate formed after the removal of the silicon nitride mask, is avoided. The encroachment of the "bird's beak" into the small active device region is also minimized by this invention. These goals are accomplished by the addition of a polysilicon or amorphous silicon refill layer in the trenches after the removal of the silicon nitride oxidation mask in the isolation region, prior to field oxide oxidation process.
    Type: Grant
    Filed: February 19, 1997
    Date of Patent: June 9, 1998
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Sen-Fu Chen, Bao-Ru Yang, Wen-Cheng Chang
  • Patent number: 5639342
    Abstract: A patterned silicon nitride layer formed over a semiconductor integrated circuit wafer having a layer of pad oxide is often used as a mask for subsequent processing steps. Etching of the silicon nitride layer is difficult to control and can create defects in the pad oxide layer which are difficult to detect before the manufacture of the semiconductor integrated circuit wafer is completed. A method is described using potassium hydroxide treatment and scanning electron microscope evaluation of a test wafer for detection of defects at the silicon nitride etching step. Continued processing of defective wafers can be terminated and the silicon nitride etching step can be controlled using this method.
    Type: Grant
    Filed: March 15, 1996
    Date of Patent: June 17, 1997
    Assignee: Taiwan Semiconductor Manufacturing Company Ltd.
    Inventors: Sen Fu Chen, Wen Cheng Chang, Heng Hsin Liu, Bao Ru Yang