Patents by Inventor Bok-Sik Myung

Bok-Sik Myung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11289430
    Abstract: A semiconductor package may include a package substrate, a support structure on the package substrate and having a cavity therein, and at least one first semiconductor chip on the package substrate in the cavity. The support structure may have a first inner sidewall facing the cavity, a first top surface, and a first inclined surface connecting the first inner sidewall and the first top surface. The first inclined surface may be inclined with respect to a top surface of the at least one first semiconductor chip.
    Type: Grant
    Filed: March 31, 2020
    Date of Patent: March 29, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-Gi Chang, Bok Sik Myung
  • Publication number: 20210050309
    Abstract: A semiconductor package may include a package substrate, a support structure on the package substrate and having a cavity therein, and at least one first semiconductor chip on the package substrate in the cavity. The support structure may have a first inner sidewall facing the cavity, a first top surface, and a first inclined surface connecting the first inner sidewall and the first top surface. The first inclined surface may be inclined with respect to a top surface of the at least one first semiconductor chip.
    Type: Application
    Filed: March 31, 2020
    Publication date: February 18, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Won-Gi CHANG, Bok Sik MYUNG
  • Patent number: 10431536
    Abstract: A semiconductor package includes a first semiconductor package including a first substrate and a lower semiconductor chip mounted on the first substrate, a second semiconductor package stacked on the first semiconductor package and including a second substrate and an upper semiconductor chip mounted on the second substrate, and an interposer substrate interposed between the first semiconductor package and the second semiconductor package and having a recess recessed from a lower surface facing the lower semiconductor chip, wherein the interposer substrate includes a dummy wiring layer disposed to be adjacent to the recess, in a region overlapped with the lower semiconductor chip, and no electrical signal is applied to the dummy wiring layer.
    Type: Grant
    Filed: July 12, 2018
    Date of Patent: October 1, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyon Chol Kim, Bok Sik Myung, Ok Gyeong Park
  • Publication number: 20190198437
    Abstract: A semiconductor package includes a first semiconductor package including a first substrate and a lower semiconductor chip mounted on the first substrate, a second semiconductor package stacked on the first semiconductor package and including a second substrate and an upper semiconductor chip mounted on the second substrate, and an interposer substrate interposed between the first semiconductor package and the second semiconductor package and having a recess recessed from a lower surface facing the lower semiconductor chip, wherein the interposer substrate includes a dummy wiring layer disposed to be adjacent to the recess, in a region overlapped with the lower semiconductor chip, and no electrical signal is applied to the dummy wiring layer.
    Type: Application
    Filed: July 12, 2018
    Publication date: June 27, 2019
    Inventors: Hyon Chol KIM, Bok Sik MYUNG, Ok Gyeong PARK
  • Patent number: 9627126
    Abstract: A printed circuit board (PCB) includes an insulating substrate, a plurality of copper foil pattern layers and a plurality of insulating adhesive sheets sequentially stacked on an upper side of the insulating substrate and a lower side of the insulating substrate, an inductor included in the copper foil pattern layer disposed on the upper side of the insulating substrate, a grounding element included in the copper foil pattern layer disposed on the lower side of the insulating substrate, and a single through hole penetrating the insulating substrate and the insulating adhesive sheets. The single through hole is disposed between the inductor and the grounding element.
    Type: Grant
    Filed: April 17, 2014
    Date of Patent: April 18, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Jong Moon, Bok-Sik Myung, Seong-Ho Shin
  • Patent number: 8970042
    Abstract: A circuit board is provided including a core insulation film having a thickness and including a first surface and an opposite second surface, an upper stack structure and a lower stack structure. The upper stack structure has a thickness and has an upper conductive pattern having a thickness and an overlying upper insulation film stacked on the first surface of the core insulation film. The lower stack structure has a thickness and has a lower conductive pattern having a thickness and an overlying lower insulation film stacked on the second surface of the core insulation film. A ratio P of a sum of the thicknesses of the upper conductive pattern and the lower conductive pattern to a sum of the thicknesses of the core insulation film, the upper stack structure and the lower stack structure is in a range from about 0.05 to about 0.2.
    Type: Grant
    Filed: November 12, 2012
    Date of Patent: March 3, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bok-Sik Myung, Chul-Woo Kim, Kyung-Tae Na, Young-Bae Kim, Yong-Hoon Kim, Hee-Seok Lee
  • Publication number: 20150022985
    Abstract: A package substrate includes a core layer having a core top surface and a core bottom surface, and a build-up layer having a stacked structure in which a plurality of interconnection layers and a plurality of insulating layers are alternately stacked on the core top surface. The core bottom surface includes a board connecting area. A surface of the build-up layer includes a chip mounting area. The core layer includes at least one cavity defined by recess sidewalls extending upward from the core bottom surface and a recessed surface located at a higher level than or the same level as the core top surface, at least one device mounted in the at least one cavity, and through-electrodes electrically connecting the core top surface and the core bottom surface.
    Type: Application
    Filed: July 15, 2014
    Publication date: January 22, 2015
    Inventors: KYUNG-TAE NA, CHUL-WOO KIM, BOK-SIK MYUNG, SEUNG-HWAN LEE
  • Publication number: 20140362551
    Abstract: A printed circuit board (PCB) includes an insulating substrate, a plurality of copper foil pattern layers and a plurality of insulating adhesive sheets sequentially stacked on an upper side of the insulating substrate and a lower side of the insulating substrate, an inductor included in the copper foil pattern layer disposed on the upper side of the insulating substrate, a grounding element included in the copper foil pattern layer disposed on the lower side of the insulating substrate, and a single through hole penetrating the insulating substrate and the insulating adhesive sheets. The single through hole is disposed between the inductor and the grounding element.
    Type: Application
    Filed: April 17, 2014
    Publication date: December 11, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: HYUN-JONG MOON, Bok-Sik Myung, Seong-Ho Shin