Patents by Inventor Byron L. Williams

Byron L. Williams has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8907446
    Abstract: An integrated circuit structure with a metal-to-metal capacitor and a metallic device such as a resistor, effuse, or local interconnect where the bottom plate of the capacitor and the metallic device are formed with the same material layers. A process for forming a metallic device along with a metal-to-metal capacitor with no additional manufacturing steps.
    Type: Grant
    Filed: May 19, 2010
    Date of Patent: December 9, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Scott R. Summerfelt, Byron L. Williams, Scott K. Montgomery, James Klawinsky, Asad M. Haider
  • Publication number: 20130302965
    Abstract: An integrated circuit structure with a metal-to-metal capacitor and a metallic device such as a resistor, effuse, or local interconnect where the bottom plate of the capacitor and the metallic device are formed with the same material layers. A process for forming a metallic device along with a metal-to-metal capacitor with no additional manufacturing steps.
    Type: Application
    Filed: July 1, 2013
    Publication date: November 14, 2013
    Inventors: Scott R. SUMMERFELT, Byron L. WILLIAMS, Scott K. MONTGOMERY, James KLAWINSKY, Asad M. HAIDER
  • Publication number: 20100295149
    Abstract: An integrated circuit structure with a metal-to-metal capacitor and a metallic device such as a resistor, effuse, or local interconnect where the bottom plate of the capacitor and the metallic device are formed with the same material layers. A process for forming a metallic device along with a metal-to-metal capacitor with no additional manufacturing steps.
    Type: Application
    Filed: May 19, 2010
    Publication date: November 25, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Scott R. SUMMERFELT, Byron L. WILLIAMS, Scott K. MONTGOMERY, James KLAWINSKY, Asad M. HAIDER
  • Publication number: 20090020313
    Abstract: A system comprising a first layer comprising one or more metal sub-layers and a protective overcoat (PO) layer adjacent to the first layer. The PO layer is adapted to protect the first layer, and a circuit logic is at least partially embedded within the PO layer. The circuit logic couples to one of the metal sub-layers.
    Type: Application
    Filed: July 20, 2007
    Publication date: January 22, 2009
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Yves LEDUC, Nathalie MESSINA, Kelly J. TAYLOR, Louis N. HUTTER, Jeffrey P. SMITH, Byron L. WILLIAMS, Abha R. SINGH, Scott R. SUMMERFELT, Daniel L. CALLAHAN
  • Patent number: 7250334
    Abstract: A method (10) of forming a MIM (metal insulator metal) capacitor is disclosed whereby adverse affects associated with copper diffusion are mitigated even as the capacitor is scaled down. A sidewall spacer (156) is formed against an edge (137) of a layer of bottom electrode/copper diffusion barrier material (136), an edge (151) of a layer of capacitor dielectric material (150) and at least some of an edge (153) of a layer of top electrode material. The sidewall spacer (156) is dielectric or non-conductive and mitigates “shorting” currents that can develop between the plates as a result of copper diffusion. Bottom electrode diffusion barrier material (136) mitigates copper diffusion and/or copper drift, thereby reducing the likelihood of premature device failure.
    Type: Grant
    Filed: July 31, 2004
    Date of Patent: July 31, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Darius L. Crenshaw, Byron L. Williams, Alwin Tsao, Hisashi Shichijo, Satyavolu S. Papa Rao, Kenneth D. Brennan, Steven A. Lytle
  • Publication number: 20020179421
    Abstract: The present invention includes an integrated circuit switch including a membrane supported over a first conductor on a substrate, a conductive region on the membrane and connecting to the first conductor on the substrate, a pulldown electrode on the substrate and under the membrane and a pillar to support the membrane after the pulldown threshold has been reached. A voltage greater than a pulldown threshold is applied between the membrane and the pulldown electrode will pull the membrane down to make a capacitive coupling to the first conductor. The addition of the pillars increases the upward restoring force when the activation voltage is removed.
    Type: Application
    Filed: April 26, 2001
    Publication date: December 5, 2002
    Inventors: Byron L. Williams, Laurinda W. Ng, Darius L. Crenshaw, Jose L. Melendez