Patents by Inventor Carsten Reichel

Carsten Reichel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11046648
    Abstract: The present invention relates to a method for the synthesis of a halo olefin of formula (I) wherein Hal, R1, R2, R3, R4, X and Y are as defined herein, or a salt thereof.
    Type: Grant
    Filed: April 1, 2020
    Date of Patent: June 29, 2021
    Assignee: Boehringer Ingelheim International GmbH
    Inventors: Mai Thi Quynh Dang, Thomas Armin Hampel, Sandra Koch, Fredrik Lars Nordstrom, Jonathan Timothy Reeves, Carsten Reichel, Marvin Schoerer, Christian Stange, Ivan N. Volchkov, Li Zhong, Uwe Johannes Zimmermann
  • Publication number: 20200231544
    Abstract: The present invention relates to a method for the synthesis of a halo olefin of formula (I) wherein Hal, R1, R2, R3, R4, X and Y are as defined herein, or a salt thereof.
    Type: Application
    Filed: April 1, 2020
    Publication date: July 23, 2020
    Inventors: Mai Thi Quynh DANG, Thomas Armin Hampel, Sandra Koch, Fredrik Lars Nordstrom, Jonathan Timothy Reeves, Carsten Reichel, Marvin Schoerer, Christian Stange, Ivan N. Volchkov, Li Zhong, Uwe Johannes Zimmermann
  • Patent number: 10654803
    Abstract: The present invention relates to a method for the synthesis of a halo olefin of formula (I) wherein Ha1, R1, R2, R3, R4, X and Y are as defined herein, or a salt thereof.
    Type: Grant
    Filed: February 20, 2019
    Date of Patent: May 19, 2020
    Assignee: Boehringer Ingelheim International GmbH
    Inventors: Mai Thi Quynh Dang, Thomas Armin Hampel, Sandra Koch, Fredrik Lars Nordstrom, Jonathan Timothy Reeves, Carsten Reichel, Marvin Schoerer, Christian Stange, Ivan N. Volchkov, Li Zhong, Uwe Johannes Zimmermann
  • Publication number: 20190177273
    Abstract: The present invention relates to a method for the synthesis of a halo olefin of formula (I) wherein Hal, R1, R2, R3, R4, X and Y are as defined herein, or a salt thereof.
    Type: Application
    Filed: February 20, 2019
    Publication date: June 13, 2019
    Inventors: Mai Thi Quynh DANG, Thomas Armin Hampel, Sandra Koch, Fredrik Lars Nordstrom, Jonathan Timothy Reeves, Carsten Reichel, Marvin Schoerer, Christian Stange, Ivan N. Volchkov, Li Zhong, Uwe Johannes Zimmermann
  • Patent number: 10252994
    Abstract: The present invention relates to a method for the synthesis of a halo olefin of formula (I) wherein Hal, R1, R2, R3, R4, X and Y are as defined herein, or a salt thereof.
    Type: Grant
    Filed: February 22, 2018
    Date of Patent: April 9, 2019
    Assignee: Boehringer Ingelheim International GmbH
    Inventors: Mai Thi Quynh Dang, Thomas Armin Hampel, Sandra Koch, Fredrik Lars Nordstrom, Jonathan Timothy Reeves, Carsten Reichel, Marvin Schoerer, Christian Stange, Ivan N. Volchkov, Li Zhong, Uwe Johannes Zimmermann
  • Publication number: 20180251427
    Abstract: The present invention relates to a method for the synthesis of a halo olefin of formula (I) wherein Hal, R1, R2, R3, R4, X and Y are as defined herein, or a salt thereof.
    Type: Application
    Filed: February 22, 2018
    Publication date: September 6, 2018
    Inventors: Mai Thi Quynh DANG, Thomas Armin HAMPEL, Sandra KOCH, Fredrik Lars NORDSTROM, Jonathan Timothy REEVES, Carsten REICHEL, Marvin SCHOERER, Christian STANGE, Ivan N. VOLCHKOV, Li Zhong, Uwe Johannes ZIMMERMANN
  • Patent number: 9064961
    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In one example, a method for fabricating an integrated circuit includes forming a cavity in a semiconductor region laterally adjacent to a gate electrode structure. An EPI strain-inducing fill is deposited into the cavity. The EPI strain-inducing fill includes a main SiGe layer and a Si cap that overlies the main SiGe layer. The EPI strain-inducing fill is doped with boron and has a first peak boron content in an upper portion of the EPI strain-inducing fill of about 2.5 times or greater than an average boron content in an intermediate portion of the main SiGe layer.
    Type: Grant
    Filed: September 18, 2013
    Date of Patent: June 23, 2015
    Assignee: GLOBAL FOUNDRIES INC.
    Inventors: Joanna Wasyluk, Carsten Reichel, Joachim Patzer, Kai Wurster
  • Publication number: 20150076560
    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In one example, a method for fabricating an integrated circuit includes forming a cavity in a semiconductor region laterally adjacent to a gate electrode structure. An EPI strain-inducing fill is deposited into the cavity. The EPI strain-inducing fill includes a main SiGe layer and a Si cap that overlies the main SiGe layer. The EPI strain-inducing fill is doped with boron and has a first peak boron content in an upper portion of the EPI strain-inducing fill of about 2.5 times or greater than an average boron content in an intermediate portion of the main SiGe layer.
    Type: Application
    Filed: September 18, 2013
    Publication date: March 19, 2015
    Applicant: GLOBALFOUNDRIES, Inc.
    Inventors: Joanna Wasyluk, Carsten Reichel, Joachim Patzer, Kai Wurster
  • Patent number: 8674416
    Abstract: Generally, the subject matter disclosed herein is directed to semiconductor devices with reduced threshold variability having a threshold adjusting semiconductor material in the device active region. One illustrative semiconductor device disclosed herein includes an active region in a semiconductor layer of a semiconductor device substrate, the active region having a region length and a region width that are laterally delineated by an isolation structure. The semiconductor device further includes a threshold adjusting semiconductor alloy material layer that is positioned on the active region substantially without overlapping the isolation structure, the threshold adjusting semiconductor alloy material layer having a layer length that is less than the region length.
    Type: Grant
    Filed: October 30, 2012
    Date of Patent: March 18, 2014
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Carsten Reichel, Thorsten Kammler, Annekathrin Zeun, Stephan Kronholz
  • Patent number: 8614122
    Abstract: When forming sophisticated high-k metal gate electrode structures, a threshold adjusting semiconductor alloy may be formed on the basis of selective epitaxial growth techniques and a hard mask comprising at least two hard mask layers. The hard mask may be patterned on the basis of a plasma-based etch process, thereby providing superior uniformity during the further processing upon depositing the threshold adjusting semiconductor material. In some illustrative embodiments, one hard mask layer is removed prior to actually selectively depositing the threshold adjusting semiconductor material.
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: December 24, 2013
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Stephan-Detlef Kronholz, Gunda Beernink, Carsten Reichel
  • Patent number: 8609482
    Abstract: In sophisticated transistor elements, long-term threshold voltage shifts in transistors comprising a threshold adjusting semiconductor alloy may be reduced by reducing the roughness of an interface formed between the threshold adjusting semiconductor material and the gate dielectric material. To this end, a portion of the threshold adjusting semiconductor material may be oxidized and may be removed prior to forming the high-k dielectric material.
    Type: Grant
    Filed: July 13, 2012
    Date of Patent: December 17, 2013
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Stephan Kronholz, Carsten Reichel, Annekathrin Zeun, Martin Trentzsch
  • Publication number: 20130307090
    Abstract: The threshold voltage of a sophisticated transistor may be adjusted by providing a specifically designed semiconductor alloy in the channel region of the transistor, wherein a negative effect of this semiconductor material with respect to inducing a strain component in the channel region may be reduced or over-compensated for by additionally incorporating a strain-adjusting species. For example, a carbon species may be incorporated in the channel region, the threshold voltage of which may be adjusted on the basis of a silicon/germanium alloy of a P-channel transistor. Consequently, sophisticated metal gate electrodes may be formed in an early manufacturing stage.
    Type: Application
    Filed: July 23, 2013
    Publication date: November 21, 2013
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Stephan Kronholz, Thorsten Kammler, Gunda Beernink, Carsten Reichel
  • Publication number: 20130299874
    Abstract: CMOS devices are enhanced by forming a recess in the positive channel for depositing SiGe. Embodiments include providing a positive channel region and a negative channel region in a silicon substrate for a CMOS device, with an STI region therebetween; removing a native oxide from above the positive channel region to expose a silicon substrate; forming a recess in the silicon substrate in the positive channel region adjacent the STI region; and depositing SiGe in the recess in the positive channel region, where an upper surface of the SiGe is substantially level with an upper surface of the negative channel region.
    Type: Application
    Filed: May 10, 2012
    Publication date: November 14, 2013
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Joanna Wasyluk, Berthold Reimer, Carsten Reichel, Jamie Schaeffer, Yew Tuck Chow, Stephan Kronholz, Andreas Ott
  • Patent number: 8518784
    Abstract: The threshold voltage of a sophisticated transistor may be adjusted by providing a specifically designed semiconductor alloy in the channel region of the transistor, wherein a negative effect of this semiconductor material with respect to inducing a strain component in the channel region may be reduced or over-compensated for by additionally incorporating a strain-adjusting species. For example, a carbon species may be incorporated in the channel region, the threshold voltage of which may be adjusted on the basis of a silicon/germanium alloy of a P-channel transistor. Consequently, sophisticated metal gate electrodes may be formed in an early manufacturing stage.
    Type: Grant
    Filed: December 29, 2009
    Date of Patent: August 27, 2013
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Stephan Kronholz, Thorsten Kammler, Gunda Beernink, Carsten Reichel
  • Patent number: 8324119
    Abstract: When forming sophisticated gate electrode structures requiring a threshold adjusting semiconductor alloy for one type of transistor, a recess is formed in the corresponding active region, thereby providing superior process uniformity during the deposition of the semiconductor material. Due to the recess, any exposed sidewall surface areas of the active region may be avoided during the selective epitaxial growth process, thereby significantly contributing to enhanced threshold stability of the resulting transistor including the high-k metal gate stack.
    Type: Grant
    Filed: May 7, 2010
    Date of Patent: December 4, 2012
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Carsten Reichel, Thorsten Kammler, Annekathrin Zeun, Stephan Kronholz
  • Publication number: 20120282760
    Abstract: In sophisticated transistor elements, long-term threshold voltage shifts in transistors comprising a threshold adjusting semiconductor alloy may be reduced by reducing the roughness of an interface formed between the threshold adjusting semiconductor material and the gate dielectric material. To this end, a portion of the threshold adjusting semiconductor material may be oxidized and may be removed prior to forming the high-k dielectric material.
    Type: Application
    Filed: July 13, 2012
    Publication date: November 8, 2012
    Inventors: Stephan Kronholz, Carsten Reichel, Annekathrin Zeun, Martin Trentzsch
  • Patent number: 8304541
    Abstract: The present invention relates to a process for the manufacture of a specific indolinone derivative and a pharmaceutically acceptable salt thereof, namely 3-Z-[1-(4-(N-((4-methyl-piperazin-1-yl)-methylcarbonyl)-N-methyl-amino)-anilino)-1-phenyl-methylene]-6-methoxycarbonyl-2-indolinone and its monoethanesulfonate, to new manufacturing steps and to new intermediates of this process.
    Type: Grant
    Filed: December 2, 2008
    Date of Patent: November 6, 2012
    Assignee: Boehringer Ingelheim International GmbH
    Inventors: Joern Merten, Guenter Linz, Juergen Schnaubelt, Rolf Schmid, Werner Rall, Svenja Renner, Carsten Reichel, Robert Schiffers
  • Patent number: 8293596
    Abstract: A growth mask provided for the deposition of a threshold adjusting semiconductor alloy may be formed on the basis of a deposition process, thereby obtaining superior thickness uniformity. Consequently, P-channel transistors and N-channel transistors with an advanced high-k metal gate stack may be formed with superior uniformity.
    Type: Grant
    Filed: July 23, 2010
    Date of Patent: October 23, 2012
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Stephan Kronholz, Carsten Reichel, Annekathrin Zeun, Thorsten Kammler
  • Patent number: 8288531
    Abstract: A process for preparing compounds of the formula (I) in which R1 and R2 are as defined in the description.
    Type: Grant
    Filed: August 12, 2008
    Date of Patent: October 16, 2012
    Assignee: Boehringer Ingelheim International GmbH
    Inventors: Juergen Schnaubelt, Thomas Fachinger, Michael Konrad, Thomas Krueger, Joern Merten, Carsten Reichel, Svenja Renner, Rolf Schmid, Emanuel Stehle, Bianca Werner
  • Patent number: 8283225
    Abstract: High-k metal gate electrode structures are formed on the basis of a threshold adjusting semiconductor alloy formed in the channel region of one type of transistor, which may be accomplished on the basis of selective epitaxial growth techniques using an oxide hard mask growth mask. The hard mask may be provided with superior thickness uniformity on the basis of a wet oxidation process. Consequently, this may allow re-working substrates prior to the selective epitaxial growth process, for instance in view of queue time violations, while also providing superior transistor characteristics in the transistors that do not require the threshold adjusting semiconductor alloy.
    Type: Grant
    Filed: June 28, 2010
    Date of Patent: October 9, 2012
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Stephan Kronholz, Carsten Reichel, Falk Graetshe, Boris Bayha