Patents by Inventor Carter W. Kaanta

Carter W. Kaanta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4793895
    Abstract: An apparatus and method for monitoring the conductivity of a semiconductor wafer during the course of a polishing process. A polishing pad that contacts the wafer has an active electrode and at least one passive electrode, both of which are embedded in the polishing pad. A detecting device is connected to the active and passive electrodes for monitoring the current between the electrodes as the wafer is lapped by the polishing pad. The etch endpoint of the wafer is determined as a function of the magnitude of the current flow.
    Type: Grant
    Filed: January 25, 1988
    Date of Patent: December 27, 1988
    Assignee: IBM Corporation
    Inventors: Carter W. Kaanta, Michael A. Leach
  • Patent number: 4789648
    Abstract: Patterned conductive lines are formed simultaneously with stud via connections through an insulation layer to previously formed underlying patterned conductive lines in multilevel VLSI chip technology. A first planarized layer of insulation is deposited over a first level of patterned conductive material to which contacts are to be selectively established. The first layer then is covered by an etch stop material. Contact holes are defined in the etch stop material at locations where stud connectors are required. The first layer of insulation is not etched at this time.Next, a second planarized layer of insulation, is deposited over the etch stop material. The second layer insulation, in turn, is etched by photolithography down to the etch stop material to define desired wiring channels, some of which will be in alignment with the previously formed contact holes in the etch stop material.
    Type: Grant
    Filed: October 28, 1985
    Date of Patent: December 6, 1988
    Assignee: International Business Machines Corporation
    Inventors: Melanie M. Chow, John E. Cronin, William L. Guthrie, Carter W. Kaanta, Barbara Luther, William J. Patrick, Kathleen A. Perry, Charles L. Standley
  • Patent number: 4758306
    Abstract: A method of forming a conductive structure on a substrate by using both of the via-filling and stud-forming metallization techniques. A stud that is approximately one-half the thickness of the final stud is defined on a conductive layer. The stud-forming mask is left in place. Then the sidewalls of the mask are positively tapered, and an insulator layer is deposited on the substrate. The insulator is then etched to expose the stud forming mask, and the mask is removed. The sidewalls of the vias thus defined in the insulator layer are then positively tapered. By positively tapering both the stud mask prior to insulator deposition and the insulator via prior to metal deposition, insulator gap-fill and metal hole-fill problems are eliminated.
    Type: Grant
    Filed: August 17, 1987
    Date of Patent: July 19, 1988
    Assignee: International Business Machines Corporation
    Inventors: John E. Cronin, Carter W. Kaanta