Patents by Inventor Cas Groot

Cas Groot has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9424896
    Abstract: Embodiments of a method for operating a computer system are disclosed. In one embodiment, the memory unit has a non-volatile memory array and processing logic and the non-volatile memory array stores initialization data that is used by the processing logic to perform input/output operations of the memory unit. The method involves storing the initialization data in retention registers within the memory unit, wherein the retention registers are separate from the non-volatile memory array and retain data while the memory unit is power gated, using the stored initialization data in the retention registers to initialize the memory unit upon exiting the power gating.
    Type: Grant
    Filed: June 22, 2012
    Date of Patent: August 23, 2016
    Assignee: NXP B.V.
    Inventors: Cas Groot, Maurits Storms
  • Patent number: 9219475
    Abstract: A power selector for switching power supplies is implemented using a variety of methods and devices. According to an example embodiment of the present disclosure, an arrangement provides power to a circuit by selecting between a first supply and a second supply. The first power circuit provides a regulated level of power to the integrated circuit (IC) having an operating power level specified as a circuit operating level for providing power to the IC. The second power circuit provides power to the IC. A power-signal arbitration circuit for assessing VDDREG and whether the second power circuit is to provide power to the IC as an alternative to the first power circuit providing power to the IC is based on a threshold power level indicative of the specified operating power level and the regulated level of power. Based on the power-signal arbitration circuit's assessment, providing an arbitration-control signal to the power-signal switching circuit.
    Type: Grant
    Filed: May 1, 2013
    Date of Patent: December 22, 2015
    Assignee: NXP B.V.
    Inventors: Cas Groot, Marco Lammers
  • Patent number: 9100001
    Abstract: Power switching is facilitated. In accordance with one or more embodiments, a power-switch apparatus includes a plurality of switches coupled between a voltage supply and a switched voltage output. A test control circuit operates the switches for testing a subset thereof, therein indicating a condition of the subset, which may be indicated independently from a condition of the power-switch apparatus as a whole. In some implementations, on-chip current loads are applied to emulate off-chip loads for testing the subset of switches, or individual switches.
    Type: Grant
    Filed: August 12, 2011
    Date of Patent: August 4, 2015
    Assignee: NXP B.V.
    Inventors: Cas Groot, Rinze Meijer
  • Publication number: 20140327475
    Abstract: A power selector for switching power supplies is implemented using a variety of methods and devices. According to an example embodiment of the present disclosure, an arrangement provides power to a circuit by selecting between a first supply and a second supply. The first power circuit provides a regulated level of power to the integrated circuit (IC) having an operating power level specified as a circuit operating level for providing power to the IC. The second power circuit provides power to the IC. A power-signal arbitration circuit for assessing VDDREG and whether the second power circuit is to provide power to the IC as an alternative to the first power circuit providing power to the IC is based on a threshold power level indicative of the specified operating power level and the regulated level of power. Based on the power-signal arbitration circuit's assessment, providing an arbitration-control signal to the power-signal switching circuit.
    Type: Application
    Filed: May 1, 2013
    Publication date: November 6, 2014
    Applicant: NXP B.V.
    Inventors: Cas Groot, Marco Lammers
  • Patent number: 8723592
    Abstract: Body biasing circuit and methods are implemented in a variety of different instances. One such instance involves placing, a first well of a first body bias island and a second well of a second body bias island in a first bias mode by controlling switches of a body bias switch circuit. The biasing is one of a reverse body bias, a nominal body bias and a forward body bias. The second well is also biased according to one of a reverse body bias, a nominal body bias and a forward body bias. In response to the bias-mode input, the first well of the first body bias island and the second well of the second body bias island are each placed in a second bias mode by controlling switches of the body bias switch circuit. The bias of the first well and second well can be changed.
    Type: Grant
    Filed: August 12, 2011
    Date of Patent: May 13, 2014
    Assignee: NXP B.V.
    Inventors: Rinze Meijer, Cas Groot, Gerard Villar Pique
  • Publication number: 20130346733
    Abstract: Embodiments of a method for operating a computer system are disclosed. In one embodiment, the memory unit has a non-volatile memory array and processing logic and the non-volatile memory array stores initialization data that is used by the processing logic to perform input/output operations of the memory unit. The method involves storing the initialization data in retention registers within the memory unit, wherein the retention registers are separate from the non-volatile memory array and retain data while the memory unit is power gated, using the stored initialization data in the retention registers to initialize the memory unit upon exiting the power gating.
    Type: Application
    Filed: June 22, 2012
    Publication date: December 26, 2013
    Applicant: NXP B.V.
    Inventors: Cas Groot, Maurits Storms
  • Publication number: 20130038382
    Abstract: Body biasing circuit and methods are implemented in a variety of different instances. One such instance involves placing, a first well of a first body bias island and a second well of a second body bias island in a first bias mode by controlling switches of a body bias switch circuit. The biasing is one of a reverse body bias, a nominal body bias and a forward body bias. The second well is also biased according to one of a reverse body bias, a nominal body bias and a forward body bias. In response to the bias-mode input, the first well of the first body bias island and the second well of the second body bias island are each placed in a second bias mode by controlling switches of the body bias switch circuit. The bias of the first well and second well can be changed.
    Type: Application
    Filed: August 12, 2011
    Publication date: February 14, 2013
    Inventors: Rinze Meijer, Cas Groot, Gerard Villar Pique
  • Publication number: 20130038361
    Abstract: Power switching is facilitated. In accordance with one or more embodiments, a power-switch apparatus includes a plurality of switches coupled between a voltage supply and a switched voltage output. A test control circuit operates the switches for testing a subset thereof, therein indicating a condition of the subset, which may be indicated independently from a condition of the power-switch apparatus as a whole. In some implementations, on-chip current loads are applied to emulate off-chip loads for testing the subset of switches, or individual switches.
    Type: Application
    Filed: August 12, 2011
    Publication date: February 14, 2013
    Inventors: Cas Groot, Rinze Meijer
  • Patent number: 8302059
    Abstract: A method of designing a power switch block (200) for an integrated circuit layout in a predefined integrated circuit technology is disclosed. The power switch block (200) includes a segment (710) comprising a plurality of spaced parallel conductors (110, 120, 130, 140) each having a predefined height in said technology, a stack of a first power switch (115) of a first conductivity type and a pair of drivers (152; 154) for respectively driving the first power switch (115) and a second power switch (135), said drivers having predefined dimensions in said technology, and the second switch (135) of a second conductivity type.
    Type: Grant
    Filed: May 25, 2009
    Date of Patent: October 30, 2012
    Assignee: NXP B.V.
    Inventors: Jose de Jesus Pineda de Gyvez, Rinze Ida Mechtildis Peter Meijer, Cas Groot
  • Publication number: 20110083116
    Abstract: A method of designing a power switch block (200) for an integrated circuit layout in a predefined integrated circuit technology is disclosed. The power switch block (200) includes a segment (710) comprising a plurality of spaced parallel conductors (110, 120, 130, 140) each having a predefined height in said technology, a stack of a first power switch (115) of a first conductivity type and a pair of drivers (152; 154) for respectively driving the first power switch (115) and a second power switch (135), said drivers having predefined dimensions in said technology, and the second switch (135) of a second conductivity type.
    Type: Application
    Filed: May 25, 2009
    Publication date: April 7, 2011
    Applicant: NXP B.V.
    Inventors: Jose de Jesus Pineda de Gyvez, Rinze Ida Mechtildis Peter Rinze, Cas Groot