Patents by Inventor Chang-Kyung SEONG

Chang-Kyung SEONG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10845837
    Abstract: A semiconductor device includes a voltage generator generating a reference voltage, a first reference current generator receiving the reference voltage and generating a reference current, a non-volatile memory storing a calibration code, a first bias current generator mirroring the reference current to generate a first bias current, and a second bias current generator adjusting the reference current according to the calibration code of the non-volatile memory to generate a second bias current.
    Type: Grant
    Filed: February 11, 2019
    Date of Patent: November 24, 2020
    Inventors: Junhan Bae, Chang-Kyung Seong, Jongshin Shin
  • Patent number: 10523154
    Abstract: An oscillator and method for operation of the oscillator are provided. The oscillator includes a control voltage generator configured to generate a control voltage based on dividing a power voltage that was received, an offset voltage generator configured to generate an offset voltage based on dividing the power voltage that was received, a phase locked loop (PLL) including a varactor circuit configured to modify a capacitance based on the control voltage and the offset voltage, and a calibration logic circuit configured to provide a selection control signal to the control voltage generator based on the oscillation signal, and configured to provide an offset control signal to the offset voltage generator based on the oscillation signal.
    Type: Grant
    Filed: April 23, 2018
    Date of Patent: December 31, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyeongseok Song, Kang-jik Kim, Chang-kyung Seong, Hyung-jun Jung
  • Publication number: 20190346872
    Abstract: A semiconductor device includes a voltage generator generating a reference voltage, a first reference current generator receiving the reference voltage and generating a reference current, a non-volatile memory storing a calibration code, a first bias current generator mirroring the reference current to generate a first bias current, and a second bias current generator adjusting the reference current according to the calibration code of the non-volatile memory to generate a second bias current.
    Type: Application
    Filed: February 11, 2019
    Publication date: November 14, 2019
    Inventors: Junhan BAE, Chang-Kyung SEONG, Jongshin SHIN
  • Publication number: 20190058442
    Abstract: An oscillator and method for operation of the oscillator are provided. The oscillator includes a control voltage generator configured to generate a control voltage based on dividing a power voltage that was received, an offset voltage generator configured to generate an offset voltage based on dividing the power voltage that was received, a phase locked loop (PLL) including a varactor circuit configured to modify a capacitance based on the control voltage and the offset voltage, and a calibration logic circuit configured to provide a selection control signal to the control voltage generator based on the oscillation signal, and configured to provide an offset control signal to the offset voltage generator based on the oscillation signal.
    Type: Application
    Filed: April 23, 2018
    Publication date: February 21, 2019
    Inventors: Gyeongseok SONG, Kang-jik KIM, Chang-kyung SEONG, Hyung-jun JUNG
  • Patent number: 10171091
    Abstract: A phase interpolator includes a control circuit configured to generate a selection control signal that corresponds to a selected coarse phase interval, and generate a weight setting signal for generating a phase interpolation clock signal with an interpolated phase within the coarse phase interval; a phase selector configured to receive a plurality of inversion delay clock signal pairs, select at least two inversion delay clock signal pairs from the plurality of inversion delay clock signal pairs based on the selection control signal, select and output a selection delay clock signal pair corresponding to the coarse phase interval from the selected at least two inversion delay clock signal pairs; and a phase mixer configured to receive the selection delay clock signal pair from the phase selector and generate the phase interpolation clock signal based on the weight setting signal.
    Type: Grant
    Filed: February 7, 2017
    Date of Patent: January 1, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyung-seok Song, Byoung-joo Yoo, Chang-kyung Seong
  • Patent number: 10014907
    Abstract: An integrated circuit having an eye opening monitor (EOM) is provided. The integrated circuit may include: an internal circuit; and the EOM configured to measure an eye diagram of a predetermined point of the internal circuit, wherein the EOM may include a comparator configured to receive a first and a second parent reference voltages and a first and a second input voltages output from the internal circuit, and to compare the first and second input voltages with target reference voltages corresponding to the first and second parent reference voltages, and wherein the comparator divides the target reference voltages from the first and second input voltages respectively by varying a driving capability according to size information data, and compares the first and second input voltages with divided target reference voltages.
    Type: Grant
    Filed: December 3, 2015
    Date of Patent: July 3, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwang Ho Choi, Duho Kim, JaeHyun Park, Chang-Kyung Seong
  • Publication number: 20180152190
    Abstract: A phase interpolator includes a control circuit configured to generate a selection control signal that corresponds to a selected coarse phase interval, and generate a weight setting signal for generating a phase interpolation clock signal with an interpolated phase within the coarse phase interval; a phase selector configured to receive a plurality of inversion delay clock signal pairs, select at least two inversion delay clock signal pairs from the plurality of inversion delay clock signal pairs based on the selection control signal, select and output a selection delay clock signal pair corresponding to the coarse phase interval from the selected at least two inversion delay clock signal pairs; and a phase mixer configured to receive the selection delay clock signal pair from the phase selector and generate the phase interpolation clock signal based on the weight setting signal.
    Type: Application
    Filed: February 7, 2017
    Publication date: May 31, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyung-seok SONG, Byoung-joo Yoo, Chang-kyung Seong
  • Patent number: 9742596
    Abstract: A decision feedback equalizer includes a positive signal line, a negative signal line, a sense amplifier, a feedback driver, a load unit, a differential driver, and a charge pump. The differential driver maintains a difference between the first voltage of the positive signal line and the second voltage of the negative signal line at a last time point of the normal period to be equal to or greater than the reference voltage by adjusting strength of the positive input current corresponding to a positive input signal and strength of the negative input current corresponding to a negative input signal based on a temperature signal. The charge pump provides a positive offset voltage and a negative offset voltage to the positive signal line and the negative signal line, respectively. The positive offset voltage and the negative offset voltage are used to maintain an average voltage of the first voltage and the second voltage at the last time point of the normal period at a first value.
    Type: Grant
    Filed: March 24, 2016
    Date of Patent: August 22, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Prateek Kumar Goyal, Kang-Jik Kim, Jae-Hyun Park, Chang-Kyung Seong, Hwang-Ho Choi
  • Patent number: 9537496
    Abstract: Provided is a method for driving a SERDES circuit, which may reduce waste of a space of the SERDES circuit. The circuit driving method includes generating a common clock signal from a common phase locked loop (PLL) supplying a clock signal to a serializer/deserializer (SERDES) circuit, distributing the common clock signal to an eye opening monitor and a data transmission lane in the SERDES circuit, and driving the eye opening monitor and the data transmission lane using the common clock signal.
    Type: Grant
    Filed: May 14, 2015
    Date of Patent: January 3, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hwang-Ho Choi, Jong-Shin Shin, Seung-Hee Yang, Chang-Kyung Seong
  • Publication number: 20160380786
    Abstract: A decision feedback equalizer includes a positive signal line, a negative signal line, a sense amplifier, a feedback driver, a load unit, a differential driver, and a charge pump. The differential driver maintains a difference between the first voltage of the positive signal line and the second voltage of the negative signal line at a last time point of the normal period to be equal to or greater than the reference voltage by adjusting strength of the positive input current corresponding to a positive input signal and strength of the negative input current corresponding to a negative input signal based on a temperature signal. The charge pump provides a positive offset voltage and a negative offset voltage to the positive signal line and the negative signal line, respectively. The positive offset voltage and the negative offset voltage are used to maintain an average voltage of the first voltage and the second voltage at the last time point of the normal period at a first value.
    Type: Application
    Filed: March 24, 2016
    Publication date: December 29, 2016
    Inventors: Prateek Kumar GOYAL, Kang-Jik KIM, Jae-Hyun PARK, Chang-Kyung SEONG, Hwang-Ho CHOI
  • Publication number: 20160209462
    Abstract: An integrated circuit having an eye opening monitor (EOM) is provided. The integrated circuit may include: an internal circuit; and the EOM configured to measure an eye diagram of a predetermined point of the internal circuit, wherein the EOM may include a comparator configured to receive a first and a second parent reference voltages and a first and a second input voltages output from the internal circuit, and to compare the first and second input voltages with target reference voltages corresponding to the first and second parent reference voltages, and wherein the comparator divides the target reference voltages from the first and second input voltages respectively by varying a driving capability according to size information data, and compares the first and second input voltages with divided target reference voltages.
    Type: Application
    Filed: December 3, 2015
    Publication date: July 21, 2016
    Inventors: Hwang Ho CHOI, Duho KIM, JaeHyun PARK, Chang-Kyung SEONG
  • Publication number: 20160105273
    Abstract: Provided is a method for driving a SERDES circuit, which may reduce waste of a space of the SERDES circuit. The circuit driving method includes generating a common clock signal from a common phase locked loop (PLL) supplying a clock signal to a serializer/deserializer (SERDES) circuit, distributing the common clock signal to an eye opening monitor and a data transmission lane in the SERDES circuit, and driving the eye opening monitor and the data transmission lane using the common clock signal.
    Type: Application
    Filed: May 14, 2015
    Publication date: April 14, 2016
    Inventors: Hwang Ho CHOI, Jongshin SHIN, Seung-Hee YANG, Chang-Kyung SEONG