Patents by Inventor Charles S. Namias

Charles S. Namias has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5067071
    Abstract: Disclosed is a multiprocessor computer system including a plurality of processor modules with each of the processor modules including at least one processor and a cache memory which is shared by all of the processors of each processor module. The processor modules are connected to a system bus which comprises independent data, address, vectored interrupt, and control buses. A system memory which is shared by all the processor modules is also connected to the buses, and the cache memories in each processor module store those memory locations in the main memory most frequently accessed by the processors in its module. A system control module controls the operation and interaction of all of the modules and contains the bus arbiters for the vector, data and address buses. The system control module also controls the retrying of requests which are not completed and should any requester fail to obtain access to a bus, the system control module also unjams this deadlock.
    Type: Grant
    Filed: February 27, 1985
    Date of Patent: November 19, 1991
    Assignee: Encore Computer Corporation
    Inventors: David J. Schanin, Russel L. Moore, John R. Bartlett, Charles S. Namias, David W. Zopf, Brian D. Gill, Trevor A. Creary, Stephen S. Corbin, Mark J. Matale, David F. Ford, Steven J. Frank
  • Patent number: 4625203
    Abstract: The present invention includes a microprocessor which acts to generate groups of its signals from its read only memory (ROM) thereby forming character representations of groups of coded signals, such as ASCII coded signals, coming from a main data processing device. The groups of bit signals are temporarily stored in a buffer which at a subsequent time transmits, in parallel, groups of said bit signals to a bit map memory through some logic circuitry. The group, or block, transfer of said bit signals in parallel, occurs during horizontal or vertical blank periods. The parallel transfer during the blank periods provides part of the basis for acceleration of the data to a display device as compared with the prior art. In addition, the microprocessor provides address information signals to a graphic display controller, which in turn provides starting addresses, for the locations of the bit signals.
    Type: Grant
    Filed: October 18, 1983
    Date of Patent: November 25, 1986
    Assignee: Digital Equipment Corporation
    Inventors: Robert S. DiNitto, Thomas C. Porcher, John W. Eng, Charles S. Namias, David B. Hughes