Patents by Inventor Chethan Rao

Chethan Rao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240134025
    Abstract: A radar system applies various angle correction processes with varying levels of computational overhead to reduce errors in angle estimation when processing received return signals. The various angle correction processes aim to overcome systematic errors affected by range migration through correction based on simulation or hardware measurements, through non-iterative refinement, iterative refinement, and/or a combination of correction and iterative refinement.
    Type: Application
    Filed: October 19, 2023
    Publication date: April 25, 2024
    Inventors: Sule Ozev, Ferhat C. Ataman, Chethan Kumar Y.B., Sandeep Rao
  • Patent number: 9461655
    Abstract: A system, method and computer readable storage medium are disclosed for phase interpolator to generate a single phase output clock signal based on plurality of phase-shifted component clock signals and a digital user input control signal to be utilized in combination with a delay-locked loop circuit. In one embodiment, the phase interpolator utilizes a method of phase-traversing when generating the single phase output clock signal that prevents over- or undershooting of the desired target phase of the single phase output clock signal.
    Type: Grant
    Filed: June 20, 2013
    Date of Patent: October 4, 2016
    Assignee: Synopsys, Inc.
    Inventors: Charles W. Boecker, Alvin Wang, Aldo Bottelli, Chethan Rao
  • Publication number: 20150326229
    Abstract: A system, method and computer readable storage medium are disclosed for phase interpolator to generate a single phase output clock signal based on plurality of phase-shifted component clock signals and a digital user input control signal to be utilized in combination with a delay-locked loop circuit. In one embodiment, the phase interpolator utilizes a method of phase-traversing when generating the single phase output clock signal that prevents over- or undershooting of the desired target phase of the single phase output clock signal.
    Type: Application
    Filed: June 20, 2013
    Publication date: November 12, 2015
    Inventors: Charles W. BOECKER, Alvin WANG, Aldo BOTTELLI, Chethan RAO
  • Publication number: 20130076450
    Abstract: A system, method, and apparatus for generating a low noise bias current to improve jitter performance in a wide frequency range LC-based phase-locked loop (PLL) circuit for multi-speed clocking applications. A plurality of noise-reducing stages are coupled in series and disposed between a power supply and a voltage controlled oscillator (VCO) including: a first stage VCO regulator; and a second stage bias circuit having a plurality of PMOS transistors cascode-coupled to each other and optionally grouped into one or more parallel branches of cascode-coupled transistor pairs. Each branch can be automatically enabled by a calibration code based on the desired reference clock signal in order to provide a wide range of currents to the voltage controlled oscillator. The cascode coupled pair includes a bias transistor coupled in series with a self-biased current buffer to provide high output impedance with minimal current change for any input voltage change from noise.
    Type: Application
    Filed: September 23, 2011
    Publication date: March 28, 2013
    Applicant: MOSYS, INC.
    Inventors: Chethan Rao, Shaishav Desai, Alvin Wang
  • Patent number: 8044724
    Abstract: The subject innovation relates to systems and/or methodologies for generating a low jitter large frequency tuning LC-based phase-locked loop circuit for multi-speed clocking applications. In addition to a plurality of noise reduction features, the phase-locked loop includes programmable charge pump and loop filter that enable a wide loop bandwidth, a programmable VCO that enables a wide VCO frequency range and a per lane clock divider that further enables a wide PLL frequency range. Furthermore, an auto-calibration circuit ensures that the VCO included in the PLL receives the optimum current for noise reduction across the VCO frequency range.
    Type: Grant
    Filed: April 27, 2009
    Date of Patent: October 25, 2011
    Assignee: MoSys, Inc.
    Inventors: Chethan Rao, Alvin Wang, Shaishav Desai
  • Publication number: 20100073051
    Abstract: ABSTRACT The subject innovation relates to systems and/or methodologies for generating a low jitter large frequency tuning LC-based phase-locked loop circuit for multi-speed clocking applications. In addition to a plurality of noise reduction features, the phase-locked loop includes programmable charge pump and loop filter that enable a wide loop bandwidth, a programmable VCO that enables a wide VCO frequency range and a per lane clock divider that further enables a wide PLL frequency range. Furthermore, an auto-calibration circuit ensures that the VCO included in the PLL receives the optimum current for noise reduction across the VCO frequency range.
    Type: Application
    Filed: April 27, 2009
    Publication date: March 25, 2010
    Applicant: PRISM CIRCUITS, INC
    Inventors: Chethan Rao, Alvin Wang, Shaishav Desai