Patents by Inventor Chi Wa Lo

Chi Wa Lo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230421059
    Abstract: Signal transmission cables and serial interfaces with built-in signal boosting are provided. In some implementations, a signal transmission cable or interface for boosting signals comprises boosting circuitry. The boosting circuitry may comprise at least one boosting capacitor configured to be operatively coupled to a voltage supply during a charging phase and configured to be operatively coupled to the at least one line of a signal transmission cable or interface during a discharging phase, wherein, during the discharging phase, the at least one boosting capacitor boosts a voltage of the one or more signals transmitted on the at least one line. The boosting circuitry may comprise switching circuitry configured to switch the at least one boosting capacitor between from being operatively coupled to the voltage supply to being operatively coupled to the at least one line of the signal transmission cable or interface.
    Type: Application
    Filed: August 2, 2023
    Publication date: December 28, 2023
    Applicant: Diodes Incorporated
    Inventors: Chi-Wa Lo, Sin Luen Cheung, Yiu Ting Chou
  • Patent number: 11764672
    Abstract: Systems and methods for signal boosting in serial interfaces are provided. In some implementations, a system for boosting signals comprises boosting circuitry. The boosting circuitry may comprise at least one boosting capacitor configured to be operatively coupled to a voltage supply during a charging phase and configured to be operatively coupled to the at least one line of a signal transmission line during a discharging phase, wherein, during the discharging phase, the at least one boosting capacitor boosts a voltage of the one or more signals transmitted on the at least one line. The boosting circuitry may comprise switching circuitry configured to switch the at least one boosting capacitor between from being operatively coupled to the voltage supply to being operatively coupled to the at least one line of the signal transmission line.
    Type: Grant
    Filed: June 28, 2022
    Date of Patent: September 19, 2023
    Assignee: Diodes Incorporated
    Inventors: Sin Luen Cheung, Chi Wa Lo, Yiu Ting Chou
  • Patent number: 10860513
    Abstract: A hub device enables the deployment of I2C devices in a system that also includes I3C devices. The hub has an I3C-compliant interface with which it communicates with an I3C master(s) on an I3C bus, an I2C-compliant interface with which it communicates with I2C devices on an I2C bus, and logic and memory that supports the conversion between the two domains.
    Type: Grant
    Filed: December 12, 2019
    Date of Patent: December 8, 2020
    Assignee: Diodes Incorporated
    Inventors: Sin Luen Cheung, Chi Wa Lo
  • Patent number: 9461465
    Abstract: An apparatus relates generally to an analog switch. In such apparatus, the analog switch has a transistor. A first node of the transistor is coupled to an input node of the analog switch. A second node of the transistor is coupled to an output node of the analog switch. An overvoltage protection circuit is coupled to provide a control voltage to a gate node of the transistor. The overvoltage protection circuit is used to at least substantially reduce an overvoltage state caused by an analog voltage at the input node of the analog switch exceeding an overvoltage threshold voltage.
    Type: Grant
    Filed: December 23, 2013
    Date of Patent: October 4, 2016
    Assignee: Pericom Semiconductor Corporation
    Inventors: Yiu-Ming Tam, Chi-Wa Lo, Sin-Luen Cheung
  • Patent number: 6538519
    Abstract: A phase locked loop wherein the voltage controlled oscillator is controlled by the output of a phase comparison circuit through a split loop filter. The oscillator has two varactors in parallel in its tuning circuit. The first branch of the loop filter includes an integrator filter generating a first error voltage and the second branch includes a low pass filter generating a second error voltage. The first error voltage controls one varactor and the second error voltage controls the other varactor. As a result the error voltages are effectively summed in the capacitance domain to obviate the need for a dedicated error voltage adder and to allow the total capacitance required in the loop filter to be reduced while still retaining an adequate signal to noise ratio in the filter.
    Type: Grant
    Filed: October 12, 2001
    Date of Patent: March 25, 2003
    Assignee: The Hong Kong University of Science and Technology
    Inventors: Chi Wa Lo, Howard Cam Luong
  • Publication number: 20020075091
    Abstract: A phase locked loop wherein the voltage controlled oscillator is controlled by the output of a phase comparison circuit through a split loop filter. The oscillator has two varactors in parallel in its tuning circuit. The first branch of the loop filter includes an integrator filter generating a first error voltage and the second branch includes a low pass filter generating a second error voltage.
    Type: Application
    Filed: October 12, 2001
    Publication date: June 20, 2002
    Inventors: Chi Wa Lo, Howard Cam Luong