Patents by Inventor Chiang-Hung Chen

Chiang-Hung Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11417678
    Abstract: Provided is a semiconductor memory device including a substrate, an isolation structure, a first gate dielectric layer, a first conductive layer, a second gate dielectric layer, a second conductive layer, and a protective layer. The substrate has an array region and a periphery region. The isolation structure is disposed in the substrate between the array and periphery regions. The first gate dielectric layer is disposed on the substrate in the array region. The first conductive layer is disposed on the first gate dielectric layer. The second gate dielectric layer is disposed on the substrate in the periphery region. The second conductive layer is disposed on the second dielectric layer. The second conductive layer extends to cover a portion of a top surface of the isolation structure. The protective layer is disposed between the second conductive layer and the isolation structure.
    Type: Grant
    Filed: October 26, 2020
    Date of Patent: August 16, 2022
    Assignee: Winbond Electronics Corp.
    Inventors: Wen Hung, Yu-Kai Liao, Chiang-Hung Chen
  • Patent number: 11004805
    Abstract: Provided is a method of fabricating a semiconductor device, including the following steps. A first seal ring and a second seal ring that are separated from each other are formed on a substrate. A protective layer covering the first seal ring and the second seal ring is formed on the substrate. The protective layer between the first seal ring and the second seal ring includes a concave surface. The protective layer at the concave surface and a portion of the protective layer on the first seal ring are removed to form a spacer on a sidewall of the first seal ring, and form an opening in the protective layer. The width of the opening is greater than the width of the first seal ring, and the opening exposes a top surface of the first seal ring and the spacer.
    Type: Grant
    Filed: August 16, 2019
    Date of Patent: May 11, 2021
    Assignee: Winbond Electronics Corp.
    Inventors: Yao-Ting Tsai, Chiang-Hung Chen, Che-Fu Chuang, Wen Hung
  • Publication number: 20210050307
    Abstract: Provided is a method of fabricating a semiconductor device, including the following steps. A first seal ring and a second seal ring that are separated from each other are formed on a substrate. A protective layer covering the first seal ring and the second seal ring is formed on the substrate. The protective layer between the first seal ring and the second seal ring includes a concave surface. The protective layer at the concave surface and a portion of the protective layer on the first seal ring are removed to form a spacer on a sidewall of the first seal ring, and form an opening in the protective layer. The width of the opening is greater than the width of the first seal ring, and the opening exposes a top surface of the first seal ring and the spacer.
    Type: Application
    Filed: August 16, 2019
    Publication date: February 18, 2021
    Applicant: Winbond Electronics Corp.
    Inventors: Yao-Ting Tsai, Chiang-Hung Chen, Che-Fu Chuang, Wen Hung
  • Publication number: 20210043642
    Abstract: Provided is a semiconductor memory device including a substrate, an isolation structure, a first gate dielectric layer, a first conductive layer, a second gate dielectric layer, a second conductive layer, and a protective layer. The substrate has an array region and a periphery region. The isolation structure is disposed in the substrate between the array and periphery regions. The first gate dielectric layer is disposed on the substrate in the array region. The first conductive layer is disposed on the first gate dielectric layer. The second gate dielectric layer is disposed on the substrate in the periphery region. The second conductive layer is disposed on the second dielectric layer. The second conductive layer extends to cover a portion of a top surface of the isolation structure. The protective layer is disposed between the second conductive layer and the isolation structure.
    Type: Application
    Filed: October 26, 2020
    Publication date: February 11, 2021
    Applicant: Winbond Electronics Corp.
    Inventors: Wen Hung, Yu-Kai Liao, Chiang-Hung Chen
  • Patent number: 10878916
    Abstract: An erasing method adapted for a semiconductor memory device is provided. The erasing method includes executing a pre-program process on the semiconductor memory device, executing an erase process on the semiconductor memory device, executing an over-erase verification process on a plurality of memory cells of the semiconductor memory device, detecting a total current consumption of the plurality of memory cells, determining the number of the memory cells to be executed with a soft program process according to the total current consumption, and executing the soft program process on the memory cells based on the number of the memory cells.
    Type: Grant
    Filed: November 15, 2019
    Date of Patent: December 29, 2020
    Assignee: Winbond Electronics Corp.
    Inventors: Yu-Kai Liao, Chiang-Hung Chen, Wen Hung
  • Patent number: 10854624
    Abstract: Provided is a semiconductor memory device including a substrate, an isolation structure, a first gate dielectric layer, a first conductive layer, a second gate dielectric layer, a second conductive layer, and a protective layer. The substrate has an array region and a periphery region. The isolation structure is disposed in the substrate between the array and periphery regions. The first gate dielectric layer is disposed on the substrate in the array region. The first conductive layer is disposed on the first gate dielectric layer. The second gate dielectric layer is disposed on the substrate in the periphery region. The second conductive layer is disposed on the second dielectric layer. The second conductive layer extends to cover a portion of a top surface of the isolation structure. The protective layer is disposed between the second conductive layer and the isolation structure.
    Type: Grant
    Filed: March 20, 2019
    Date of Patent: December 1, 2020
    Assignee: Winbond Electronics Corp.
    Inventors: Wen Hung, Yu-Kai Liao, Chiang-Hung Chen
  • Publication number: 20200303394
    Abstract: Provided is a semiconductor memory device including a substrate, an isolation structure, a first gate dielectric layer, a first conductive layer, a second gate dielectric layer, a second conductive layer, and a protective layer. The substrate has an array region and a periphery region. The isolation structure is disposed in the substrate between the array and periphery regions. The first gate dielectric layer is disposed on the substrate in the array region. The first conductive layer is disposed on the first gate dielectric layer. The second gate dielectric layer is disposed on the substrate in the periphery region. The second conductive layer is disposed on the second dielectric layer. The second conductive layer extends to cover a portion of a top surface of the isolation structure. The protective layer is disposed between the second conductive layer and the isolation structure.
    Type: Application
    Filed: March 20, 2019
    Publication date: September 24, 2020
    Applicant: Winbond Electronics Corp.
    Inventors: Wen Hung, Yu-Kai Liao, Chiang-Hung Chen
  • Publication number: 20200243143
    Abstract: An erasing method adapted for a semiconductor memory device is provided. The erasing method includes executing a pre-program process on the semiconductor memory device, executing an erase process on the semiconductor memory device, executing an over-erase verification process on a plurality of memory cells of the semiconductor memory device, detecting a total current consumption of the plurality of memory cells, determining the number of the memory cells to be executed with a soft program process according to the total current consumption, and executing the soft program process on the memory cells based on the number of the memory cells.
    Type: Application
    Filed: November 15, 2019
    Publication date: July 30, 2020
    Applicant: Winbond Electronics Corp.
    Inventors: Yu-Kai Liao, Chiang-Hung Chen, Wen Hung
  • Patent number: 10580487
    Abstract: A three dimensional memory includes a substrate, a plurality of source lines, a plurality of isolation structures, a plurality of drain lines, a plurality of bit lines, a plurality of charge storage structures, and a plurality of conductive layers. The source lines are located on the substrate. The isolation structures are respectively located between the source lines, so as to electrically isolate the source lines from each other. The drain lines are located on the source lines. Extending directions of the source lines and the drain lines are different. The bit lines extend from the source lines to the drain lines. The charge storage structures respectively surround the bit lines. The conductive layers respectively cover surfaces of the charge storage structures arranged along each of the source lines.
    Type: Grant
    Filed: July 30, 2018
    Date of Patent: March 3, 2020
    Assignee: Winbond Electronics Corp.
    Inventors: Chiang-Hung Chen, Yao-Ting Tsai, Wen Hung, Yu-Kai Liao
  • Publication number: 20190043569
    Abstract: Provided is a three dimensional memory including a substrate, a plurality of source lines, a plurality of isolation structures, a plurality of drain lines, a plurality of bit lines, a plurality of charge storage structures, and a plurality of conductive layers. The source lines are located on the substrate. The isolation structures are respectively located between the source lines, so as to electrically isolate the source lines from each other. The drain lines are located on the source lines. Extending directions of the source lines and the drain lines are different. The bit lines extend from the source lines to the drain lines. The charge storage structures respectively surround the bit lines. The conductive layer respectively cover surfaces of the charge storage structures arranged along each of the source lines.
    Type: Application
    Filed: July 30, 2018
    Publication date: February 7, 2019
    Applicant: Winbond Electronics Corp.
    Inventors: Chiang-Hung Chen, Yao-Ting Tsai, Wen Hung, Yu-Kai Liao