Patents by Inventor Chien Chih Hsiao

Chien Chih Hsiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240088154
    Abstract: The present disclosure relates to an integrated circuit (IC) that includes a boundary region defined between a low voltage region and a high voltage region, and a method of formation. In some embodiments, the integrated circuit comprises an isolation structure disposed in the boundary region of the substrate. A first polysilicon component is disposed directly on an upper surface of the substrate alongside the isolation structure. A boundary dielectric layer is disposed on the isolation structure. A second polysilicon component is disposed on the sacrifice dielectric layer.
    Type: Application
    Filed: November 21, 2023
    Publication date: March 14, 2024
    Inventors: Yi-Huan Chen, Chien-Chih Chou, Alexander Kalnitsky, Kong-Beng Thei, Ming Chyi Liu, Shih-Chung Hsiao, Jhih-Bin Chen
  • Patent number: 11911951
    Abstract: A matte film for hot pressing and a manufacturing method thereof are provided. The manufacturing method includes steps of forming at least one polyester composition into an unstretched polyester thick film and stretching the unstretched polyester thick film in a machine direction (MD) and a transverse direction (TD). The polyester composition includes 81% to 97.9497% by weight of a polyester resin, 0.02% to 2% by weight of an antioxidative ingredient, 0.0003% to 1% by weight of a nucleating agent, 0.01% to 2% by weight of a flow aid, 0.01% to 2% by weight of a polyester modifier, 0.01% to 2% by weight of an inorganic filler, and 2% to 10% by weight of silica particles. The polyester resin has an intrinsic viscosity between 0.60 dl/g and 0.80 dl/g.
    Type: Grant
    Filed: September 4, 2020
    Date of Patent: February 27, 2024
    Assignee: NAN YA PLASTICS CORPORATION
    Inventors: Te-Chao Liao, Wen-Cheng Yang, Wen-Jui Cheng, Chia-Yen Hsiao, Chien-Chih Lin
  • Patent number: 11019721
    Abstract: A flexible electronic device is disclosed and includes a first flexible substrate, a stress compensation adhesive layer, a second flexible substrate, and an element layer. The stress compensation adhesive layer is disposed on the first flexible substrate. The second flexible substrate is disposed on the stress compensation adhesive layer, in which the second flexible substrate is adhered to the first flexible substrate through stress compensation adhesive layer. The element layer is disposed on the second flexible substrate.
    Type: Grant
    Filed: September 5, 2019
    Date of Patent: May 25, 2021
    Assignee: HannsTouch Solution Incorporated
    Inventor: Chien-Chih Hsiao
  • Publication number: 20210076488
    Abstract: A flexible electronic device is disclosed and includes a first flexible substrate, a stress compensation adhesive layer, a second flexible substrate, and an element layer. The stress compensation adhesive layer is disposed on the first flexible substrate. The second flexible substrate is disposed on the stress compensation adhesive layer, in which the second flexible substrate is adhered to the first flexible substrate through stress compensation adhesive layer. The element layer is disposed on the second flexible substrate.
    Type: Application
    Filed: September 5, 2019
    Publication date: March 11, 2021
    Inventor: Chien-Chih Hsiao
  • Patent number: 8501553
    Abstract: A TFT array substrate includes a substrate, at least one gate line and gate electrode, a gate insulating layer, and at least one channel component, source electrode, drain electrode and data line. The gate line and gate electrode are disposed on the substrate, wherein both of the gate line and gate electrode have first and second conductive layers, the first conductive layer is formed on the substrate, the first conductive layer contains molybdenum nitride , the second conductive layer is formed on the first conductive layer, and the second conductive layer contains copper. The gate insulating layer is disposed on the gate line, gate electrode and the substrate. The channel component is disposed on the gate insulating layer. The source electrode and drain electrode are disposed on the channel component, and data line is disposed on the gate insulating layer.
    Type: Grant
    Filed: June 20, 2012
    Date of Patent: August 6, 2013
    Assignee: Hannstar Display Corp.
    Inventors: Hsien Tang Hu, Chien Chih Hsiao, Chih Hung Tsai
  • Publication number: 20120264260
    Abstract: A TFT array substrate includes a substrate, at least one gate line and gate electrode, a gate insulating layer, and at least one channel component, source electrode, drain electrode and data line. The gate line and gate electrode are disposed on the substrate, wherein both of the gate line and gate electrode have first and second conductive layers, the first conductive layer is formed on the substrate, the first conductive layer contains molybdenum nitride , the second conductive layer is formed on the first conductive layer, and the second conductive layer contains copper. The gate insulating layer is disposed on the gate line, gate electrode and the substrate. The channel component is disposed on the gate insulating layer. The source electrode and drain electrode are disposed on the channel component, and data line is disposed on the gate insulating layer.
    Type: Application
    Filed: June 20, 2012
    Publication date: October 18, 2012
    Applicant: HANNSTAR DISPLAY CORP.
    Inventors: Hsien Tang HU, Chien Chih HSIAO, Chih Hung TSAI
  • Patent number: 8242502
    Abstract: A TFT array substrate includes a substrate, at least one gate line and gate electrode, a gate insulating layer, and at least one channel component, source electrode, drain electrode and data line. The gate line and gate electrode are disposed on the substrate, wherein both of the gate line and gate electrode have first and second conductive layers, the first conductive layer is formed on the substrate, the first conductive layer contains molybdenum nitride, the second conductive layer is formed on the first conductive layer, and the second conductive layer contains copper. The gate insulating layer is disposed on the gate line, gate electrode and the substrate. The channel component is disposed on the gate insulating layer. The source electrode and drain electrode are disposed on the channel component, and data line is disposed on the gate insulating layer.
    Type: Grant
    Filed: October 19, 2009
    Date of Patent: August 14, 2012
    Assignee: Hannstar Display Corp.
    Inventors: Hsien Tang Hu, Chien Chih Hsiao, Chih Hung Tsai
  • Publication number: 20120037399
    Abstract: A method of fabricating anisotropic conductive film comprises the steps of: mixing conductive particles, a resin material and a solvent to form slurry; and providing a separate means for progressively distributing the conductive particles on one side of the resin material when forming the anisotropic conductive film from slurry. The method disclosed in the present invention is easy to use, and the anisotropic conductive film fabricated by the method has high conductive particles capturing rate.
    Type: Application
    Filed: August 16, 2010
    Publication date: February 16, 2012
    Inventors: Chien-Chih HSIAO, Chin-Hsin CHIANG
  • Publication number: 20100283501
    Abstract: A testing method for an optical tough panel includes the steps of: coupling a negative voltage to a common line to turn off an optical sensing element; coupling a positive voltage to a readout line; turning on a switching device to have the positive voltage charge the optical sensing element through the readout line and the switching element; turning off the switching element for a predetermined period of time; coupling the negative voltage to the readout line; turning on the switching element again to read a voltage variation of the optical sensing element through the readout line and the switching element; and analyzing the voltage variation. The present invention further provides an array tester.
    Type: Application
    Filed: May 7, 2010
    Publication date: November 11, 2010
    Applicant: HANNSTAR DISPLAY CORP.
    Inventors: Chih Hung Tsai, Po Yang Chen, Chien Chih Hsiao
  • Publication number: 20100230676
    Abstract: A TFT array substrate includes a substrate, at least one gate line and gate electrode, a gate insulating layer, and at least one channel component, source electrode, drain electrode and data line. The gate line and gate electrode are disposed on the substrate, wherein both of the gate line and gate electrode have first and second conductive layers, the first conductive layer is formed on the substrate, the first conductive layer contains molybdenum nitride, the second conductive layer is formed on the first conductive layer, and the second conductive layer contains copper. The gate insulating layer is disposed on the gate line, gate electrode and the substrate. The channel component is disposed on the gate insulating layer. The source electrode and drain electrode are disposed on the channel component, and data line is disposed on the gate insulating layer.
    Type: Application
    Filed: October 19, 2009
    Publication date: September 16, 2010
    Applicant: HANNSTAR DISPLAY CORP.
    Inventors: Hsien Tang HU, Chien Chih Hsiao, Chih Hung Tsai