Patents by Inventor Chirravuri Jagannath

Chirravuri Jagannath has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5300794
    Abstract: A method of fabricating a semiconductor heterostructure includes the growth of a quantum well active region that is highly lattice-mismatched relative to a substrate. A buffer layer having a thickness above a critical value is grown on the substrate whereby the stress due to a lattice constant mismatch between the buffer layer and substrate is relieved through the formation of misfit dislocations. A strained superlattice structure is grown on the buffer layer in order to terminate any upwardly-propagating dislocations. An unstrained barrier layer is subsequently grown on the superlattice structure. The fabrication method concludes with the growth of a quantum well structure on the unstrained layer wherein a lattice constant mismatch between the quantum well structure and the unstrained barrier layer is smaller than the lattice constant mismatch between the quantum well structure and the substrate.
    Type: Grant
    Filed: March 19, 1991
    Date of Patent: April 5, 1994
    Assignee: GTE Laboratories Incorporated
    Inventors: Paul Melman, Boris S. Elman, Emil S. Koteles, Chirravuri Jagannath
  • Patent number: 5272105
    Abstract: Heteroepitaxial semiconductor structures of, for example, GaAs on InP or Si. The epitaxially grown GaAs is in the form of individual spaced-apart islands having maximum dimensions in the plane of the surface of the substrate of no greater than 10 micrometers. In islands of this size stress in the plane of the epitaxially grown layers due to mismatch of the coefficients of thermal expansion of the substrate and epitaxially grown materials is insignificant.
    Type: Grant
    Filed: December 31, 1991
    Date of Patent: December 21, 1993
    Assignee: GTE Laboratories Incorporated
    Inventors: Ben G. Yacobi, Stanley Zemon, Chirravuri Jagannath
  • Patent number: 5163108
    Abstract: A method of passively aligning optical receiving elements such as fibers to the active elements of a light generating chip includes the steps of forming two front and one side pedestal structures on the surface of a substrate body, defining a vertical sidewall of the chip to form a mating channel having an edge at a predetermined distance from the first active element, mounting the chip epi-side down on the substrate surface, and positioned the fibers in fiber-receiving channels so that a center line of each fiber is aligned to a center line of a respective active element. When mounted, the front face of the chip is abutting the contact surfaces of the two front pedestals, and the defined sidewall of the mating channel is abutting the contact surface of the side pedestal. The passive alignment procedure is also effective in aligning a single fiber to a single active element.
    Type: Grant
    Filed: August 2, 1991
    Date of Patent: November 10, 1992
    Assignee: GTE Laboratories Incorporated
    Inventors: Craig A. Armiento, Chirravuri Jagannath, Marvin J. Tabasky, Thomas W. Fitzgerald, Harry F. Lockwood, Paul O. Haugsjaa, Mark A. Rothman, Vincent J. Barry, Margaret B. Stern
  • Patent number: 5077878
    Abstract: A method of passively aligning optical receiving elements such as fibers to the active elements of a light generating chip includes the steps of forming two front and one side pedestal structures on the surface of a substrate body, defining a vertical sidewall of the chip to form a mating channel having an edge at a predetermined distance from the first active element, mounting the chip epi-side down on the substrate surface, and positioning the fibers in fiber-receiving channels to that a center line of each fiber is aligned to a center line of a respective active element. When mounted, the front face of the chip is abutting the contact surfaces of the two front pedestals, and the defined sidewall of the mating channel is abutting the contact surface of the side pedestal. The passive alignment procedure is also effective in aligning a single fiber to a single active element.
    Type: Grant
    Filed: July 11, 1990
    Date of Patent: January 7, 1992
    Assignee: GTE Laboratories Incorporated
    Inventors: Craig A. Armiento, Chirravuri Jagannath, Marvin J. Tabasky, Thomas W. Fitzgerald, Harry F. Lockwood, Paul O. Haugsjaa, Mark A. Rothman, Vincent J. Barry, Margaret B. Stern
  • Patent number: 5079616
    Abstract: Heteroepitaxial semiconductor structures of, for example, GaAs on InP or Si. The epitaxially grown GaAs is in the form of individual spaced-apart islands having maximum dimensions in the plane of the surface of the substrate of no greater than 10 micrometers. In islands of this size stress in the plane of the epitaxially grown layers due to mismatch of the coefficients of thermal expansion of the substrate and epitaxially grown materials is insignificant.
    Type: Grant
    Filed: February 11, 1988
    Date of Patent: January 7, 1992
    Assignee: GTE Laboratories Incorporated
    Inventors: Ben G. Yacobi, Stanley Zemon, Chirravuri Jagannath
  • Patent number: 5053843
    Abstract: An IMSM photodetector structure comprises a GaAs substrate, a buffer region grown on the substrate, an optically active absorbing layer of In.sub.0.42 Ga.sub.0.58 As grown on the absorbing layer. The buffer region includes in sequence a first layer of In.sub.0.23 Ga.sub.0.77 As, an In.sub.0.46 Ga.sub.0.54 As/GaAs superlattice, and a second layer of In.sub.0.23 Ga.sub.0.77 As. An interdigitated pattern of Schottky metal contacts is fabricated on the Al.sub.0.3 Ga.sub.0.7 As/GaAs superlattice. This structure is useful in fabricating long-wavelength, monolithic receivers based on GaAs MESFET technology since the optical and electrical characteristics of the structure are preserved during the thermal annealing cycle necesary in ion-implaned GaAs MESFET processes.
    Type: Grant
    Filed: December 12, 1990
    Date of Patent: October 1, 1991
    Assignee: GTE Laboratories Incorporated
    Inventors: A. N. M. Masum Choudhury, Chirravuri Jagannath, Boris S. Elman, Craig A. Armiento
  • Patent number: 5021360
    Abstract: A method of fabricating a semiconductor heterostructure includes the growth of a quantum well active region that is highly lattice-mismatched relative to a substrate. A buffer layer having a thickness above a critical value is grown on the substrate whereby the stress due to a lattice constant mismatch between the buffer layer and substrate is relieved through the formation of misfit dislocations. A strained superlattice structure is grown on the buffer layer in order to terminate any upwardly-propagating dislocations. An unstrained barrier layer is subsequently grown on the superlattice structure. The fabrication method concludes with the growth of a quantum well structure on the unstrained layer wherein a lattice constant mismatch between the quantum well structure and the unstrained barrier layer is smaller than the lattice constant mismatch between the quantum well structure and the substrate.
    Type: Grant
    Filed: September 25, 1989
    Date of Patent: June 4, 1991
    Assignee: GTE Laboratories Incorporated
    Inventors: Paul Melman, Boris S. Elman, Emil S. Koteles, Chirravuri Jagannath