Patents by Inventor Chung-Wah N. Ip

Chung-Wah N. Ip has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7421668
    Abstract: A property used in functional verification of a circuit design is debugged independently of the circuit design for which the property is intended. Visualization of the property under various conditions helps a user to debug any errors in how the property is implemented in a requirements model. To visualize a particular property, a trace of a corresponding property in the requirements model is generated. The trace illustrates waveforms of a set of signals related to the property for a number of clock cycles. To visualize the property under various conditions, a user can find additional traces of the property by applying visualization constraints to obtain meaningful traces.
    Type: Grant
    Filed: December 8, 2004
    Date of Patent: September 2, 2008
    Assignee: Jasper Design Automation, Inc.
    Inventors: Chung-Wah N. Ip, Yann Antonioli
  • Patent number: 7418678
    Abstract: A counter abstraction tool generates an abstraction model for one or more counters in a circuit design for use with a formal verification system. The tool detects the presence of a counter in a circuit design, identifies one or more special values for the counter, and creates an abstraction for the counter. The tool can automatically perform the abstraction, guide a user in configuring the appropriate abstraction for the counter, or perform a combination of automatic and manual abstraction. The tool may further accommodate related counters.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: August 26, 2008
    Assignee: Jasper Design Automation, Inc.
    Inventors: Chung-Wah N Ip, Lawrence Loh, Vigyan Singhal, Howard Wong-Toi
  • Patent number: 7237208
    Abstract: To perform functional verification of a digital design that includes one or more datapaths, a formal verification system includes a datapath abstraction tool. The datapath abstraction tool detects a datapath in a circuit design and performs an appropriate abstraction of the datapath. The tool may also deduce datapath elements from identified ones as well as link the abstractions of particular datapath elements. The abstraction tool then passes the circuit design with the abstraction to the verification software to simplifying the formal verification process.
    Type: Grant
    Filed: April 5, 2004
    Date of Patent: June 26, 2007
    Assignee: Jasper Design Automation, Inc.
    Inventors: Chung-Wah N. Ip, Lawrence Loh, Howard Wong-Toi, Harry D. Foster